Posted:6 days ago| Platform:
On-site
Part Time
About Analog Devices Analog Devices, Inc. (NASDAQ: ADI ) is a global semiconductor leader that bridges the physical and digital worlds to enable breakthroughs at the Intelligent Edge. ADI combines analog, digital, and software technologies into solutions that help drive advancements in digitized factories, mobility, and digital healthcare, combat climate change, and reliably connect humans and the world. With revenue of more than $9 billion in FY24 and approximately 24,000 people globally, ADI ensures today's innovators stay Ahead of What's Possible™. Learn more at www.analog.com and on LinkedIn and Twitter (X) . Principal Engineer, Design Verification The Engineering Enablement team provides industry-leading tools, methodologies, and support to accelerate product development across the company. This position is part of the Digital Systems IP team within the Engineering Enablement organization. The IP team builds, curates and guides the development of IP across ADI. We’re seeking a highly experienced, seasoned DV expert with experience in leading DV efforts for verification of different IP components, subsystems from scratch. About the role In this position the successful candidate will be exposed to the entire product lifecycle from concept phase, through design, verification, implementation, and release of IP to various product teams. They will collaborate with the wider ADI technical community, which affords an opportunity to work with many business units in ADI with exposure to many technologies and products. This is a senior role with the opportunity to create real impact within the organization and build a promising career. Responsibilities Verification of complex Digital designs and sub-systems using leading edge verification methodologies. Architecting a unified verification testbench environment Defining verification strategy, testplans, tests and verification methodology for chip-level verification. Working with the design team in generating test-plans and closure of code and functional coverage Technically mentoring verification engineers on SoC Verification responsible for block/IP-level DV Continuous interaction with Design, Architecture and Firmware teams Tracking and management of design verification improvements Required Qualifications Bachelor's or Master’s degree, in Engineering (Electronic Engineering) or equivalent. 15 years ASIC design verification or related work experience. Leadership skills enabling one to define and implement a verification strategy Demonstrated ability to communicate with peers, managers, and project stakeholders effectively using both verbal and written communications Proficient in developing unit and SoC level test benches using UVM Skilled in many aspects of digital verification such as constrained random verification process, functional coverage, code coverage, assertion methodology, formal verification Behavioral modeling of analog blocks, System Verilog Real-Number Modeling, behavioral model validation and mixed-signal simulators like Cadence Xcelium Working with processors Gate Level Simulation (GLS) verification flow for SoC verification. Verilog, C/C++, System C, Java, TCL/Perl/Python/shell-scripting Experience in Property Specification Language (PSL), Matlab (including for co-simulation and HDL generation) and digital signal processing would be a plus Low power methodologies such as CPF/UPF Excellent interpersonal and communication skills and the dream to take on diverse challenges Self-motivated and enthusiastic For positions requiring access to technical data, Analog Devices, Inc. may have to obtain export licensing approval from the U.S. Department of Commerce - Bureau of Industry and Security and/or the U.S. Department of State - Directorate of Defense Trade Controls. As such, applicants for this position – except US Citizens, US Permanent Residents, and protected individuals as defined by 8 U.S.C. 1324b(a)(3) – may have to go through an export licensing review process. Analog Devices is an equal opportunity employer. We foster a culture where everyone has an opportunity to succeed regardless of their race, color, religion, age, ancestry, national origin, social or ethnic origin, sex, sexual orientation, gender, gender identity, gender expression, marital status, pregnancy, parental status, disability, medical condition, genetic information, military or veteran status, union membership, and political affiliation, or any other legally protected group. Job Req Type: Experienced Required Travel: Yes, 10% of the time Shift Type: 1st Shift/Days
Upload Resume
Drag or click to upload
Your data is secure with us, protected by advanced encryption.
20.0 - 25.0 Lacs P.A.
3.617 - 5.35 Lacs P.A.
Hyderabad, Bengaluru
75.0 - 125.0 Lacs P.A.
Hyderabad, Bengaluru
75.0 - 125.0 Lacs P.A.
3.617 - 5.35 Lacs P.A.