Get alerts for new jobs matching your selected skills, preferred locations, and experience range. Manage Job Alerts
8.0 - 13.0 years
6 - 10 Lacs
Bengaluru
Work from Office
-Lead the Architecture, Design and development of processor L2 and LLC (Last Level Cache) for high-performance IBM Systems. - Design and architect L2 cache and LLC as driven by capacity, latency, bandwidth, and RAS requirements. - Develop the features, present the proposed architecture in the High level design discussions - Develop micro-architecture, Design RTL, Collaborate with Verification, DFT, Physical design, FW, SW teams to develop the feature - Signoff the Pre-silicon Design that meets all the functional, area and timing goals - Participate in silicon bring-up and validation of the hardware - Lead a team of engineers, guide and mentor team members, represent as Logic Design Lead in global forums. - Estimate the overall effort to develop the feature. - Estimate silicon area and wire usage for the feature Required education Bachelor's Degree Preferred education Master's Degree Required technical and professional expertise -8+ years of relevant experience - At least 1 generation of processor L2 cache or LLC design delivery leadership. - Expertise in cache coherence protocols for symmetric multiprocessors (SMP), covering both chip SMP and multi-socket SMP. - Experience with NuCA / NuMA (Non-uniform Cache / Memory architecture) architectures and implementations. - Working knowledge of memory consistency, store ordering, weakly and strongly ordered memory. - Experience in logical and physical design of caches including directories (tags, set associative memories), data SRAM, design for low latency, multiple parallel finite state machine design, deadlock-free designs.
Posted 2 weeks ago
5.0 - 7.0 years
7 - 18 Lacs
Bengaluru
Work from Office
Responsibilities: * Design, develop & verify complex SoCs using SV, UVM & LPDDR * Collaborate with cross-functional teams on RISC processor integration * Lead IP verification Interested professionals share your resume to mansoor@hisoltech.com
Posted 2 weeks ago
8.0 - 13.0 years
11 - 16 Lacs
Bengaluru
Work from Office
As a member of the S3 SoC DFT Team, the successful candidate will own the DFT SCAN ATPG, Coverage analysis and Silicon bringup Position includes test creation/development, characterization, data analysis, and silicon debug of DFT Scan/ATPG test in leading edge process technologies. AMDs environment is fast paced, results oriented and built upon a legion of forward-thinking people with a passion for winning technology! THE PERSON: A successful person in this role would be able to work in a collaborative team environment working with the RTL designers and other Verification Engineers to find creative ways to accelerate the identification of functional defects Strong self-driving ability, Should have excellent communication skills (both written and oral) Strong problem-solving skills KEY RESPONSIBILITIES: Working closely with the DFT Architecture and the various IP Design teams to align on the DFT requirements and successfully implementing the DFT at the SoC level PREFERRED EXPERIENCE: Experience in DFT architecture for complex chips Experience in RTL development using Verilog/System Verilog having worked on RTL for IP and SoC integration Proficient in doing basic unit-level verification using simulations. Experience with RTL quality check tools/methodologies such as Spyglass, CDC, Lint is required. Must have experience with integration of various IPs into complex SOCs. Exposure to Static timing analysis & Timing closure is required. Any prior experience with microprocessor designs is a plus. Scan/ATPG patterns & test flows development, debug, test and characterization Pre-Silicon test planning & validation, Engagement with Design Post Silicon Bring up of test patterns leading to optimization for mass production enablement Characterization and debug of Scan/ATPG test in the new silicon designs and process technologies Optimization of test flows for increased quality and cost improvement Analysis of part failures leading to test coverage and yield improvement Analysis of characterization data across PVT Excellent hands-on debug skills and scripting skills are critical. Must have good communication skills and the ability to work in a worldwide team environment. Knowledge & experience of low power concepts, clock gating, power gating is a plus Experience with post-silicon bring up is a plus ACADEMIC CREDENTIALS: E/B.Tech/M.E/M.Tech in Electrical/Electronics Engineering 8+ years experience in DFT design
Posted 2 weeks ago
5.0 - 8.0 years
20 - 25 Lacs
Bengaluru
Work from Office
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology. Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications including consumer, hyperscale computing, 5G communications, automotive, aerospace industrial and health. The Cadence Advantage The opportunity to work on cutting-edge technology in an environment that encourages you to be creative, innovative, and to make an impact. Cadence s employee-friendly policies focus on the physical and mental well-being of employees, career development, providing opportunities for learning, and celebrating success in recognition of specific needs of the employees. The unique One Cadence - One Team culture promotes collaboration within and across teams to ensure customer success Multiple avenues of learning and development available for employees to explore as per their specific requirement and interests JOB Requirements BE/BTECH/ME/METCH or Equivalent Degree EXP-5-8years Strong expertise in HVL(System Verilog, Specman e) with UVM/OVM/eRM methodology Experience. Experience in TB development including assertions development/closure, constraint randomization, functional and code coverages, testcase development, formal verification Experiences in test-bench development, Strong RTL and GLS (w/ or w/o SDF) simulation debug skills, Familiarization with IP or sub-system verification etc. 6-8yrs of industry experiences in DV w/ background in Ethernet/PCIe/Phy verification is preferred. We re doing work that matters. Help us solve what others can t.
Posted 2 weeks ago
6.0 - 11.0 years
8 - 13 Lacs
Noida
Work from Office
Emulation Engineer [Location: Noida] Experince: 10-20 Years [ Location: NOIDA] We are seeking a diligent Emulation leader to join our team at Renesas. Responsibilities include enhancing build/debug emulation methodology and flows, develop capabilities to run simulation testbench with emulation build, working with design/verification teams for XTOR building, selecting hardware, interfacing with software/platform teams, and setting high-level technical vision, along with executing the system-level-scenarios to ensure the quality (zero-bug) silicon tape-out. Responsibilities: Create full chip emulation and FPGA prototype models for the complex automotive SoC designs Create the test sanity suite to validate the models, having various integrated transactors and memory models Develop and apply automation aids, flows and scripts to improve emulation ease of use for the users Innovate improvements to emulation methodology, working with partners across other geographies Train and mentor engineers to deliver high quality and increase productivity Build strong collaboration with other R&D teams such as Design, Verification, digital IP, Design Enablement, and Validation to achieve project milestones Drive SoC verification using emulation (Hardware Assisted Verification), includes working with design, system-architect, verification teams to develop and execute the test plans for system-level-scenarios on emulation/prototype platform Work with the EDA vendors to deploy next generation emulation technologies Qualifications Qualifications: M.Tech/B.Tech Degree in Electrical/Electronic Engineering and a minimum of 4+ years relevant industry experience Emulation experience on any/all available platforms (Palladium, Protium, Veloce or Zebu, EP) including design bring-up, build flow, debug, performance and throughput tuning Experience with Verilog, VHDL complex SoC design Experience with System Verilog, UVM, C/C++ verification environment Knowledge of communication/interface protocols would be a plus: MIPI (CSI/DSI), PCIe, UCIe, ENET, LPDDR5/4, Hyper/Octal Flashes, eMMC, SD, UFS Knowledge of DFT and GLE flows would be a plus Know-How of the AI workload and its performance aspects would be a big plus Proficient in writing scripts using any languages (Perl, TCL, bash, Python) Experience with waveform debug tools, simvision/Verdi Strong communication skills and ability to work as a team Company Description Renesas is an embedded semiconductor solution provider driven by its Purpose To Make Our Lives Easier . As the industry s leading expert in embedded processing with unmatched quality and system-level know-how, we have evolved to provide scalable and comprehensive semiconductor solutions for automotive, industrial, infrastructure, and IoT industries based on the broadest product portfolio, including High Performance Computing, Embedded Processing, Analog & Connectivity, and Power. With a diverse team of over 21,000 professionals in more than 30 countries, we continue to expand our boundaries to offer enhanced user experiences through digitalization and usher into a new era of innovation. We design and develop sustainable, power-efficient solutions today that help people and communities thrive tomorrow, To Make Our Lives Easier .
Posted 2 weeks ago
3.0 - 8.0 years
5 - 9 Lacs
Bengaluru
Work from Office
Astera Labs is a global leader in purpose-built connectivity solutions that unlock the full potential of AI and cloud infrastructure. Our Intelligent Connectivity Platform integrates PCIe , CXL , and Ethernet semiconductor-based solutions and the COSMOS software suite of system management and optimization tools to deliver a software-defined architecture that is both scalable and customizable. Inspired by trusted relationships with hyperscalers and the data center ecosystem, we are an innovation leader delivering products that are flexible and interoperable. Discover how we are transforming modern data-driven applications at www.asteralabs.com . Basic qualifications: Strong academic and technical background in electrical engineering. A Bachelor s degree in EE / Computer is required, and a Master s degree is preferred. 3 years experience supporting or developing complex SoC/silicon products for Server, Storage, and/or Networking applications. Professional attitude with the ability to prioritize a dynamic list of multiple tasks, plan and prepare for customer meetings in advance, and work with minimal guidance and supervision. Entrepreneurial, open-mind behavior and can-do attitude. Think and act fast with the customer in mind! Required experience : Hands-on and thorough knowledge of synthesis, place and route, timing, extraction and other backend tools and methodologies for technologies 16nm or less. Proven expertise in synthesis, timing closure and formal verification (equivalence) at the block and full-chip level. Full chip or block level ownership from architecture to GDSII, driving multiple complex designs to production. Experience with Cadence and/or Synopsys physical design tools/flows. Familiarity and working knowledge of System Verilog/Verilog. Experience with DFT tools and techniques. Experience in working with IP vendors for both RTL and hard-mac blocks. Good scripting skills in python or Perl Preferred experience: Good knowledge of design for test (DFT), stuck-at and transition scan test insertion. Familiarity with DFT test coverage and debug. Familiarity with ECO methodologies and tools. Your base salary will be determined based on your experience, and the pay of employees in similar positions. We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.
Posted 2 weeks ago
3.0 - 8.0 years
4 - 8 Lacs
Pune
Work from Office
3+ years of experience in IP/SOC verification Strong expertise in DDR protocols Hands-on experience with verification methodologies (UVM, System Verilog.)
Posted 2 weeks ago
4.0 - 8.0 years
5 - 9 Lacs
Bengaluru
Work from Office
This role involves the development and application of engineering practice and knowledge in the following technologiesElectronic logic programs (FPGA, ASICs); Design layout and verification of integrated circuits (ICs),printed circuit boards(PCBs), and electronic systems; and developing and designing methods of using electrical power and electronic equipment; - Grade Specific Focus on Electrical, Electronics Semiconductor. Develops competency in own area of expertise. Shares expertise and provides guidance and support to others. Interprets clients needs. Completes own role independently or with minimum supervision. Identifies problems and relevant issues in straight forward situations and generates solutions. Contributes in teamwork and interacts with customers.
Posted 2 weeks ago
3.0 - 8.0 years
3 - 7 Lacs
Bengaluru
Work from Office
As a Hardware at , you ll get to work on the systems that are driving the quantum revolution and the AI era. Join an elite team of engineering professionals who enable customers to make better decisions quicker on the most trusted hardware platform in today s market. Your role and responsibilities As Logic deisgn engineer for Power Management, you will be responsible for design and development of power management and sustainability features for high performance Processors chips. 1. Lead the Development of features - propose enhancements to existing features, new features, architecture in High level design discussions 2. Develop micro-architecture, Design RTL, Collaborate with the Verification, DFT, Physical design, FW, SW, Research teams to develop the feature 3. Guide junior engineers. Represent as Power engineer in various forums. 4. Signoff the Pre-silicon Design that meets all the functional, area and timing goals 5. Participate in silicon bring-up and validation of the hardwar 6. Estimate the overall effort to develop the feature and close design Required education Bachelor's Degree Preferred education Master's Degree Required technical and professional expertise 3-8 years of work experience of one or more areas Power management Architecture/ microarchitecture/ Logic design - Deep technical understanding of dynamic power saving, power capping, droop mitigation techniques. 1. Experience of working on Power Management designs handling Power/Performance States, Stop states of Core and Cache, Chip and System thermal management and power supply current over-limit management 2. Experience in working with research, architecture/ FW/ OS teams 3. Experience in low power logic design 4. Experience in working with verification, validation for design closure including test plan reviews, verification coverage 5. Good understanding of Physical Design, and able to collaborate with physical design team for floor-planning, placement of blocks for achieving high- performance design and timing closure of high frequency designs 6. Experience in silicon bring-up ABOUT BUSINESS UNIT
Posted 2 weeks ago
4.0 - 12.0 years
40 - 50 Lacs
Noida
Work from Office
Emulation Engineer [Location: Noida] Experince: 8-12 Years [ Location: NOIDA] We are seeking a diligent Emulation leader to join our team at Renesas. Responsibilities include enhancing build/debug emulation methodology and flows, develop capabilities to run simulation testbench with emulation build, working with design/verification teams for XTOR building, selecting hardware, interfacing with software/platform teams, and setting high-level technical vision, along with executing the system-level-scenarios to ensure the quality (zero-bug) silicon tape-out. Responsibilities: Create full chip emulation and FPGA prototype models for the complex automotive SoC designs Create the test sanity suite to validate the models, having various integrated transactors and memory models Develop and apply automation aids, flows and scripts to improve emulation ease of use for the users Innovate improvements to emulation methodology, working with partners across other geographies Train and mentor engineers to deliver high quality and increase productivity Build strong collaboration with other RD teams such as Design, Verification, digital IP, Design Enablement, and Validation to achieve project milestones Drive SoC verification using emulation (Hardware Assisted Verification), includes working with design, system-architect, verification teams to develop and execute the test plans for system-level-scenarios on emulation/prototype platform Work with the EDA vendors to deploy next generation emulation technologies Qualifications M. Tech/B. Tech Degree in Electrical/Electronic Engineering and a minimum of 4+ years relevant industry experience Emulation experience on any/all available platforms (Palladium, Protium, Veloce or Zebu, EP) including design bring-up, build flow, debug, performance and throughput tuning Experience with Verilog, VHDL complex SoC design Experience with System Verilog, UVM, C/C++ verification environment Knowledge of communication/interface protocols would be a plus: MIPI (CSI/DSI), PCIe, UCIe, ENET, LPDDR5/4, Hyper/Octal Flashes, eMMC, SD, UFS Knowledge of DFT and GLE flows would be a plus Know-How of the AI workload and its performance aspects would be a big plus Proficient in writing scripts using any languages (Perl, TCL, bash, Python) Experience with waveform debug tools, simvision/Verdi Strong communication skills and ability to work as a team Company Description Renesas is an embedded semiconductor solution provider driven by its Purpose To Make Our Lives Easier . As the industry s leading expert in embedded processing with unmatched quality and system-level know-how, we have evolved to provide scalable and comprehensive semiconductor solutions for automotive, industrial, infrastructure, and IoT industries based on the broadest product portfolio, including High Performance Computing, Embedded Processing, Analog Connectivity, and Power. With a diverse team of over 21, 000 professionals in more than 30 countries, we continue to expand our boundaries to offer enhanced user experiences through digitalization and usher into a new era of innovation. We design and develop sustainable, power-efficient solutions today that help people and communities thrive tomorrow, To Make Our Lives Easier .
Posted 2 weeks ago
3.0 - 10.0 years
22 - 27 Lacs
Bengaluru
Work from Office
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology. Job Title: Lead Product Engineer Location: Bangalore Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications including consumer, hyperscale computing, 5G communications, automotive, aerospace industrial and health. The Cadence Advantage The opportunity to work on cutting-edge technology in an environment that encourages you to be creative, innovative, and to make an impact. Cadence s employee-friendly policies focus on the physical and mental well-being of employees, career development, providing opportunities for learning, and celebrating success in recognition of specific needs of the employees. The unique One Cadence - One Team culture promotes collaboration within and across teams to ensure customer success Multiple avenues of learning and development available for employees to explore as per their specific requirement and interests You get to work with a diverse team of passionate, dedicated, and talented individuals who go above and beyond for our customers, our communities, and each other every day. Job Summary: Drives development of products and technologies and has material responsibility for the success of that product/technology. VIP PE is expected to be an expert in Memory domain of Verification IP family- protocol and product-wise. PE main role is to help accelerate VIP portfolio adoption at Cadence s top tier customers by supporting pre-sales technical activities. To ensure that, one must have strong verification expertise and understand customer design and verification flows. As a Memory model VIP and protocol expert, PE drives product knowledge transfer across our field engineers and customer, providing training and developing collaterals. The PE will also need to translate high-level requirements from customers into a technical spec and drive the product definition that fits the customer needs. PE is expected to work independently and collaborate with other team members (RD, Marketing, support) to ensure all dimensions of the product are aligned. This role requires approximately 20% travel on average. Job responsibilities: (edit as per the requirement) Leads projects with high resource, risk and/or complexity Develops and leads large and multiple cross-functional and cross-organizational programs, initiatives, and activities with high resource requirements, risk and/or complexity Continually evaluates technology effectiveness/data interoperability of complex systems Manages issue resolution with vendors on tech/product quality and functionality and influences vendor roadmap and direction of products Communicates highly-complex ideas, anticipates potential objections and persuades others, often at senior levels, to adopt a different point of view. Experience and Technical Skills required (edit as per the requirement): At least 4+ to 8 years of experience with Verification and Design Working knowledge with Memory Models like DDR, HBM, LPDDR protocols is a must Experience with Developing Verification environments using System Verilog Working knowledge and experience with the UVM methodology Good experience on solving complex problems where analysis of situations or data requires an in-depth evaluation of various factors. Exercises judgment within broadly defined practices and policies in selecting methods, techniques, and evaluation criteria for obtaining results. Excellent problem-solving and debugging skills Qualifications BE/BTech/ME/MS/MTech in Electrical, Electronics Comm or Computer Science Engineering Behavioral skills required Must possess strong written, verbal and presentation skills Ability to establish a close working relationship with both customer peers and management Explore what s possible to get the job done, including creative use of unconventional solutions Work effectively across functions and geographies Push to raise the bar while always operating with integrity We re doing work that matters. Help us solve what others can t.
Posted 2 weeks ago
4.0 - 12.0 years
32 - 37 Lacs
Bengaluru
Work from Office
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology. Job Title: Principal Product Engineer Location: Bangalore Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications including consumer, hyperscale computing, 5G communications, automotive, aerospace industrial and health. The Cadence Advantage The opportunity to work on cutting-edge technology in an environment that encourages you to be creative, innovative, and to make an impact. Cadence s employee-friendly policies focus on the physical and mental well-being of employees, career development, providing opportunities for learning, and celebrating success in recognition of specific needs of the employees. The unique One Cadence - One Team culture promotes collaboration within and across teams to ensure customer success Multiple avenues of learning and development available for employees to explore as per their specific requirement and interests You get to work with a diverse team of passionate, dedicated, and talented individuals who go above and beyond for our customers, our communities, and each other every day. Job Summary: Drives development of products and technologies and has material responsibility for the success of that product/technology. VIP PE is expected to be an expert in Memory domain of Verification IP family- protocol and product-wise. PE main role is to help accelerate VIP portfolio adoption at Cadence s top tier customers by supporting pre-sales technical activities. To ensure that, one must have strong verification expertise and understand customer design and verification flows. As a Memory model VIP and protocol expert, PE drives product knowledge transfer across our field engineers and customer, providing training and developing collaterals. The PE will also need to translate high-level requirements from customers into a technical spec and drive the product definition that fits the customer needs. PE is expected to work independently and collaborate with other team members (RD, Marketing, support) to ensure all dimensions of the product are aligned. This role requires approximately 20% travel on average. Job responsibilities: (edit as per the requirement) Leads projects with high resource, risk and/or complexity Develops and leads large and multiple cross-functional and cross-organizational programs, initiatives, and activities with high resource requirements, risk and/or complexity Continually evaluates technology effectiveness/data interoperability of complex systems Manages issue resolution with vendors on tech/product quality and functionality and influences vendor roadmap and direction of products Communicates highly-complex ideas, anticipates potential objections and persuades others, often at senior levels, to adopt a different point of view. Experience and Technical Skills required (edit as per the requirement): At least 7+ to 12 years of experience with Verification and Design Working knowledge with Memory Models like DDR, HBM, LPDDR protocols is a must Experience with Developing Verification environments using System Verilog Working knowledge and experience with the UVM methodology Good experience on solving complex problems where analysis of situations or data requires an in-depth evaluation of various factors. Exercises judgment within broadly defined practices and policies in selecting methods, techniques, and evaluation criteria for obtaining results. Excellent problem-solving and debugging skills Qualifications BE/BTech/ME/MS/MTech in Electrical, Electronics Comm or Computer Science Engineering Behavioral skills required Must possess strong written, verbal and presentation skills Ability to establish a close working relationship with both customer peers and management Explore what s possible to get the job done, including creative use of unconventional solutions Work effectively across functions and geographies Push to raise the bar while always operating with integrity We re doing work that matters. Help us solve what others can t.
Posted 2 weeks ago
6.0 - 11.0 years
15 - 30 Lacs
Hyderabad, Chennai, Bengaluru
Work from Office
Role: AMS Verification Engineer / Sr. Engineer Experience required: 5-15 years Work location: Pune, Bangalore, Hyderabad, Chennai, and Noida Minimum 5 Years of overall experience in ASIC Verification Should have worked on AMS Verification for a minimum of 2 years Develop and execute verification plans for AMS designs. Create test benches and run simulations using tools such as Cadence Virtuoso, Spectre, or AMS Designer. Verify mixed-signal blocks (e.g., ADCs, DACs, PLLs) and ensure proper analog-digital interaction. Debug and resolve design issues in collaboration with design teams. Document verification results and ensure compliance with design specifications. Interested candidates can send in their profile to bindu@logicalhiring.com or careers@logicalhiring.com References are welcome! For other open roles, please visit - www.logicalhiring.com
Posted 2 weeks ago
6.0 - 11.0 years
20 - 35 Lacs
Hyderabad, Chennai, Bengaluru
Work from Office
Role: ASIC Verification Engineer Experience Required: 5-15 Years Work location: Bangalore, Hyderabad, Chennai, Ahmedabad, and Pune Minimum 5 years of experience in System Verilog HVL. Minimum 5 years of experience in OVM/UVM/VMM/Test Harness. Hands-on experience in developing assertions, checkers, coverage, and scenario creation. Must have executed at least 2 to 3 SoC Verification projects Experience in developing test and coverage plan, verification environment and validation plan. Knowledge of at least one industry standard protocol like Ethernet, PCIe, MIPI, USB, or similar is required. Review and Audit participation. At least 1 year of experience in handling a team for the senior roles Define/derive the Scope, Estimation, Schedule, and Deliverables of the proposed work. Interested candidates can send in their profile to bindu@logicalhiring.com or careers@logicalhiring.com References are welcome! For other open roles, please visit - www.logicalhiring.com
Posted 2 weeks ago
4.0 - 9.0 years
17 - 32 Lacs
Noida, Hyderabad, Bengaluru
Work from Office
Design Verification Engineer (4-7 years experience) Company: HCL Tech Job Summary: We are looking for a talented and motivated Design Verification Engineer to join our team and play a key role in ensuring the functionality and quality of our next-generation integrated circuits (ICs). This position offers the opportunity to work on challenging projects while utilizing your expertise in verification methodologies and tools. Responsibilities: Develop and implement comprehensive verification plans using industry-standard methodologies (e.g., UVM) Design and write robust verification environments (testbenches) to achieve high code coverage Utilize simulation tools (e.g., ModelSim, Cadence Incisive, Synopsys VCS) to verify RTL functionality Debug and analyze verification failures to identify the root cause of design issues Collaborate with RTL design engineers to resolve functional bugs and ensure design revisions meet verification requirements Participate in code reviews and ensure adherence to verification coding standards Stay up-to-date with the latest verification tools and methodologies Qualifications: Bachelor's degree in Electrical Engineering, Computer Engineering, or a related field (Master's degree a plus) 5-7 years of experience in design verification for ASICs or SoCs Strong understanding of digital design principles (combinational logic, sequential logic) Proven ability to develop and debug complex verification environments Proficiency in Verilog or VHDL with experience in verification methodologies (e.g., UVM) Experience with simulation tools and scripting languages (e.g., Python, Perl) is a plus Excellent analytical and problem-solving skills Strong communication and collaboration skills to work effectively in a team environment Benefits: Competitive salary and benefits package Opportunity to work on leading-edge technologies and projects Collaborative and dynamic work environment Potential for professional development and career advancement
Posted 2 weeks ago
7.0 - 12.0 years
25 - 40 Lacs
Hyderabad
Work from Office
Lead /Senior Design Verification Engineer-GLS/UVM |Hyderabad, India | Experience:7-12 Years Role Overview: We are looking for an experienced and detail-oriented Design Verification Engineer with strong expertise in Gate-Level Simulation (GLS) and SystemVerilog/UVM methodology . The role involves validating complex SoC/IP designs in post-synthesis environments, working closely with design, DFT, and physical implementation teams. Experience with HBM (High Bandwidth Memory) is a strong advantage. Key Responsibilities: Develop and maintain UVM-based verification environments for complex digital IP and SoCs. Plan and execute GLS (Gate-Level Simulation) flows including SDF annotation, X-checking, and timing-aware validation. Perform debug of timing-related and X-propagation issues at netlist level. Drive regression automation, simulation coverage analysis, and documentation of results. Work closely with cross-functional teams (DFT, synthesis, STA, PD) to resolve post-synthesis and post-layout issues. (Optional) Support validation of HBM interfaces , including protocol-level behavior and error scenarios. Required Skills: 7-12 years of design verification experience in ASIC or SoC environments. Solid expertise in SystemVerilog, UVM , and assertion-based verification. Strong hands-on experience in GLS including: SDF annotation Debugging setup/hold, X issues Power-aware simulations (optional) Familiarity with simulation tools : VCS, Xcelium, Questa, Debussy/Verdi. Experience with scripting (Perl, Python, Shell) for automation. Good understanding of chip lifecycle from RTL to GDSII. Nice to Have: Experience working with HBM protocols or memory controller verification. Exposure to low-power verification , UPF flows. Familiarity with post-silicon bring-up and debug is a plus. Interested? Apply or or know someone great? Reach out via DM or WhatsApp +91 9966034636 / Send your profile to ranjith.allam@cyient.com
Posted 2 weeks ago
16.0 - 26.0 years
35 - 70 Lacs
Surat
Work from Office
Key Responsibilities Lead and manage all engineering functions across front-end and back-end VLSI design and verification. Define and execute engineering strategy aligned with company objectives and customer requirements. Drive excellence in RTL design, functional verification, DFT, physical design, STA, and sign-off processes. Build and mentor high-performing teams; attract, retain, and develop top VLSI engineering talent. Ensure timely delivery of high-quality project outcomes across multiple client engagements. Establish and enforce best practices, methodologies, and quality standards. Collaborate with business development and sales teams to support proposals and client interactions. Evaluate and introduce tools, technologies, and methodologies to enhance engineering productivity. Manage engineering budgets, resource planning, and project allocation. Foster a culture of innovation, ownership, and continuous improvement. Qualifications B.E./B.Tech or M.E./M.Tech in Electronics, Electrical, or related field. 15+ years of hands-on experience in VLSI design and verification, including at least 5 years in senior leadership roles. Proven track record of managing large engineering teams and delivering complex SoC or ASIC projects. Deep expertise in design (RTL, synthesis) and verification (UVM, SystemVerilog, functional coverage). Familiarity with industry-standard EDA tools (Synopsys, Cadence, Mentor, etc.). Strong leadership, communication, and organizational skills. Experience working with global clients or in multinational environments is a plus.
Posted 2 weeks ago
4.0 - 7.0 years
14 - 19 Lacs
Bengaluru
Work from Office
Job Details: : Performs functional logic verification of an integrated SoC to ensure design will meet specifications. Defines and develops scalable and reusable block, subsystem, and SoC verification plans, test benches, and the verification environment to meet the required level of coverage and confirm to microarchitecture specifications. Executes verification plans and defines and runs emulation and system simulation models to verify the design, analyze power and performance, and uncover bugs. Replicates, root causes, and debugs issues in the presilicon environment. Finds and implements corrective measures to resolve failing tests. Collaborates and communicates with SoC architects, microarchitects, full chip architects, RTL developers, postsilicon, and physical design teams to improve verification of complex architectural and microarchitectural features. Documents test plans and drives technical reviews of plans and proofs with design and architecture teams. Incorporates and executes security activities within test plans, including regression and debug tests, to ensure security coverage. Maintains and improves existing functional verification infrastructure and methodology. Absorbs learning from postsilicon on the quality of validation done during presilicon development, updates test plan for missing coverages, and proliferates to future products. Qualifications: Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates. Minimum Qualifications: Candidate should have a BS, MS or PhD in Electrical or Computer Science Engineering or related field with 8+ years of technical experience. Related technical experience should be in/withSilicon Design and/or Validation/Verification. Preferred Qualifications: Design and/or Design Verification with developing, maintaining, and executing complex IPs and/or SOCs. Experience in PreSilicon Performance Verification OVM/UVM, System Verilog, constrained random verification methodologies. The complete verification life cycle (verification architecture, test plan, execution, debug, coverage closure). Developing validation test suites and driving continuous improvement into existing validation test suites and methodologies. Experience in Xeon CPU Pre-Silicon or Post Silicon Validation. listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research. Job Type: Experienced Hire Shift: Shift 1 (India) Primary Location: India, Bangalore Additional Locations: Business group: The Data Center & Artificial Intelligence Group (DCAI) is at the heart of Intels transformation from a PC company to a company that runs the cloud and billions of smart, connected computing devices. The data center is the underpinning for every data-driven service, from artificial intelligence to 5G to high-performance computing, and DCG delivers the products and technologiesspanning software, processors, storage, I/O, and networking solutionsthat fuel cloud, communications, enterprise, and government data centers around the world. Posting Statement: All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance. Position of Trust N/A Work Model for this Role This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. *
Posted 2 weeks ago
7.0 - 12.0 years
14 - 19 Lacs
Bengaluru
Work from Office
Job Details: : Develops the logic design, register transfer level (RTL) coding, simulation, and provides DFT timing closure support as well as test content generation and delivery to manufacturing for various DFx content (including SCAN, MBIST, and BSCAN). Participates and collaborates in the definition of architecture and microarchitecture features of the block, subsystem, and SoC under DFT being designed (including TAP, SCAN, MBIST, BSCAN, proc monitors, in system test/BIST). Develops HVM content for rapid bring up and ramp to production on the automatic test equipment (ATE). Applies various strategies, tools, and methods to write and generate RTL and structural code to integrate DFT. Optimizes logic to qualify the design to meet power, performance, area, timing, testcoverage, DPM, and testtime/vectormemory reduction goals as well as design integrity for physical implementation. Reviews the verification plan and drives verification of the DFT design to achieve desired architecture and microarchitecture specifications. Ensures design features are verified correctly and resolves and implements corrective measures for failing RTL tests to ensure correctness of features. Integrates DFT blocks into functional IP and SoC and supports SoC customers to ensure highquality integration of the IP block. Collaborates with postsilicon and manufacturing team to verify the feature on silicon, support debug requirements, and document all learnings and improvements requirement in design and validation. Drives high test coverage through structural and specific IP tests to achieve the quality and DPM objectives of the product and develops HVM content for rapid bring up and production on the ATE. Qualifications: B.E/B.Tech/M.E/M.Tech in Electrical/Electronics/Communication Engineering with 7+ years of DFT experience Job Type: Experienced Hire Shift: Shift 1 (India) Primary Location: India, Bangalore Additional Locations: Business group: Xeon and Networking Engineering (XNE) focuses on the development and integration of XEON and Networking SOC's and critical IP's sustain Intels Xeon and 5G networking roadmap. Posting Statement: All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance. Position of Trust N/A Work Model for this Role This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. *
Posted 2 weeks ago
4.0 - 8.0 years
8 - 12 Lacs
Bengaluru
Work from Office
This is a ASIC Hardware and Firmware Co-Verification Engineering role with the Security IP Team (SECIP). The primary focus of this role is to Lead the team responsible for Hardware/Firmware co-verification of various embedded micro-processor subsystems and the associated hardware accelerators in leading edge SOC s. The preferred candidate will also have proven experience in Firmware development and the ability to contribute to Firmware development initiatives. These IP subsystems provide high performance functions to the respective SoC, such as security policy management, cryptography, data compression, high throughput DMA, etc THE PERSON: You will have strong analytical/problem solving skills, high attention to detail, and motivation to independently drive tasks to completion. You will also have p rofessional interpersonal and communication skills. If this sounds like a role you are interested in, we welcome you to apply! KEY RESPONSIBILITIES : Development and verification of embedded firmware for SOC secure boot and embedded microprocessor driven hardware acceleration services for cryptography, decompression and large scale DMA functions. Hardware/Firmware co-verification in UVM System Verilog and C-DPI structured testbench. Hardware/Firmware co-verification in FPGA hardware prototype platform. Develop and maintain subsystem verification architecture, testbench, test methodology for Embedded CPU and subcomponent IPs with AXI/AHB busses and HW accelerators such as Cryptography, Data Compression, DMA, etc Participate in subsystem specification, influence IP micro-architecture development (HW and FW co-design and verification aspect), develop and verify abstracted performance model Create abstracted FW and HW performance models Develop critical target code to collect IP performance key parameters Explore subsystem architecture performance trade-off for FW and HW optimization Develop and execute subsystem and block level test plans Develop FW/HW co-verification methodology Develop UVC and System Response models Develop and debug UVM and C-DPI test cases with integrated FW Improve verification metrics Further develop subsystem and block level testbenches using UVM randomized test methodology and C-DPI directed test methodology. Develop and maintain subsystem level integration scripts Develop and maintain subsystem testbench build and test run scripts Drive to verification metrics closure Interface with SoC integration and SoC DV teams Define and develop IP level DV API to support SoC level DV effort Develop and maintain IP build and delivery infrastructure to support SoC level integration of SMU IPs. Support SoC level IP emulation, silicon bring-up and debugging effort PREFERRED EXPERIENCE: ASIC FW and HW design and verification experience Proficient in C, C++, Assembly, Verilog, System Verilog, and several scripting languages (Make, Perl, Python, etc) Excellent knowledge about UVM methodology and C-DPI methodology Excellent knowledge about standard bus/interface protocols (ie AXI, AHB, AMBA) Excellent experience with firmware design on commercial microprocessors Excellent experience with microprocessor tool chain, compiler, assembler, debugger Excellent experience with ASIC verification tools, simulation, linting, power aware simulation, etc ACADEMIC CREDENTIALS: Major in Electrical or Computer Engineering. B.Eng or masters or PhD Degree preferred.
Posted 2 weeks ago
3.0 - 7.0 years
9 - 13 Lacs
Bengaluru
Work from Office
We are looking for an FPGA / Embedded-Systems Engineer to join Arm s Solution Engineering FPGA team on a permanent basis working at the forefront of Arm based embedded design. Join our dynamic FPGA Prototyping team, a key part of Arms Solutions Engineering group! We are a dedicated group of engineers providing a robust platform to build and test software on Arms brand-new subsystems and System-on-Chips (SoCs). Our mission is to accelerate the development process by offering a versatile and high-performance prototyping environment that enables seamless software integration and validation. These solutions target a wide range of market segments including mobile, server, IoT, automotive, and more. you'll be part of a project team working collaboratively to create an FPGA prototype for enablement and validation, working with verification and software engineers. you'll have responsibilities estimating and owning tasks, delivering against a plan and have a strong focus on engineering efficiency and quality. The role will involve building a detailed technical understanding of incoming Arm IP RTL designs and making the relevant design changes of this ASIC RTL. The role includes RTL creation and modification along with implementation constraints with high-quality, clear, accurate technical documentation. The successful candidate will be responsible for delivery of designs using techniques such as gated clock conversion and synthesizable models to build accurate representations of real-world systems. Responsibilities: Modifying RTL from large complex systems to target a dedicated FPGA prototyping platform Working collaboratively to deliver to a structured plan Mentoring of junior engineers. Liaise and collaborate with development teams, where required, to understand requirements and guide design decisions, ensuring these are implemented and where not possible/feasible providing mitigations and alternatives. Translating technical requirements into estimated and sized packages of work that are direct inputs in forming a resourced project plan. Taking ownership, for your tasks, tracking to the project plan, identifying, and handling risks and reporting status Required Skills and Experience : Solid FPGA Engineer with strong technical skills are important for this role! Design automation is essential when constructing efficient design and delivery flows, scripting skills in Python and TCL would be advantageous. Detailed knowledge of the FPGA design flow from RTL design, simulation, synthesis, place & route, constraints, and timing closure Strong RTL skills in Verilog / System Verilog or VHDL. Knowledge and expertise in debugging sophisticated designs in both simulation and hardware. Excellent communications skills, written and spoken English; ability to write coherent documentation. Nice To Have Skills and Experience : Demonstrate an understanding of ASIC/SoC prototyping in FPGA. A creative and structured approach to problem-solving. Working with the latest Xilinx UltraScale+ devices and tools. Knowledge/Experience of implementation of PCIe/CXL and DDR memory sub-systems. Programming languages such as: assembly language (ideally Arm assembler), higher-level (eg C), object-orientated (eg C++) Use of a UNIX environment and shell programming Scripting skills in Python, Tcl, etc Experience and knowledge of Arm IP and the AMBA standard
Posted 2 weeks ago
8.0 - 13.0 years
25 - 30 Lacs
Bengaluru
Work from Office
The focus of this role is to plan, build, and execute the verification of new and existing features for AMD SOCs THE PERSON: You have a passion for modern, complex processor architecture, digital design, and verification in general. You are a team player who has excellent communication skills and experience collaborating with other engineers located in different sites/timezones. You have strong analytical and problem-solving skills and are willing to learn and ready to take on problems. KEY RESPONSIBILITIES: Collaborate with architects, hardware engineers, and firmware engineers to understand the new features to be verified Build test plan documentation, accounting for interactions with other features, the hardware, the firmware, and the software driver use cases Estimate the time required to write the new feature tests and any required changes to the test environment Build the directed and random verification tests Debug test failures to determine the root cause; work with RTL and firmware engineers to resolve design defects and correct any test issues Review functional and code coverage metrics modify or add tests or constrain random tests to meet the coverage requirements PREFERRED EXPERIENCE: Proficient in IP/Sub-System/SOC level ASIC verification Proficient in debugging firmware and RTL code using simulation tools Proficient in using UVM testbenches and working in Linux and Windows environments Experienced with Verilog, System Verilog, C, and C++ Processor Micro-Architecture concepts Reset/Boot-flow/Cache Coherency/Interrupt flows knowledge Experience in Power Management and Power aware UPF based verification Experience in Power Management and Power aware UPF based verification. Developing UVM based verification frameworks and testbenches, processes and flows Automating workflows in a distributed compute environment. Exposure to simulation profile, efficiency improvement, acceleration, HLS tools/process Strong background in the C++ language, preferably on Linux with exposure to Windows platform Good understanding and hands-on experience in the UVM concepts and SystemVerilog language Good working knowledge of SystemC and TLM with some related experience. Scripting language experience: Perl, Ruby, Makefile, shell preferred. Exposure to leadership or mentorship is an asset Desirable assets with prior exposure to video codec system or other multimedia solutions. ACADEMIC CREDENTIALS: Bachelors or Masters degree in computer engineering / Electronics / Electrical Engineering
Posted 2 weeks ago
1.0 - 6.0 years
25 - 30 Lacs
Bengaluru
Work from Office
In the Solutions Engineering team, we'design and verify subsystems for various application segments, using the latest IP products from Arm and other vendors. We are looking for a creative and skilled colleague to join the team and help in the development process of these systems. Would you love a wider exposure across multiple IP products? Do you want an opportunity to work globally with various internal teams to deliver innovative systems? Join our team to help us shape the future products together! Responsibilities: As a hardware design engineer, you will be involved in the design process of subsystems for different markets by integrating the latest Arm IP products with the target to reach maximum efficiency in terms of power consumption, performance and area while ensuring correct functional behaviour. Your key responsibilities will include creating plans, defining the microarchitecture of the products, developing system level RTL code using System Verilog, running design checks, identifying and fixing bugs. Collaboration with functions such as architecture, verification, performance analysis, power analysis, implementation and various IP teams is essential as we work together on enabling our partners success. Required Skills and Experience : You graduated from a University or Engineering School, in Computer Science, Mathematics, Electronic / Electrical Engineering, or other related Solid understanding of SoC / ASIC (or FGPA) design methodologies and techniques Experience in RTL design using Verilog, System Verilog or VHDL Proficiency in both written and oral English Nice To Have Skills and Experience : Practical experience of working on microprocessor or complex system designs / SoCs Knowledge of basic scripting languages, eg Perl/TCL/Python Experience with Linux, shell scripts and Makefiles Knowledge of hardware verification techniques Familiar with embedded C, assembly and compilers
Posted 2 weeks ago
4.0 - 9.0 years
15 - 30 Lacs
Bengaluru
Work from Office
Hot Vacancy Design Verification Engineer (5–10 Years) Location: Bangalore Experience: 5 to 10 Years Industry: Semiconductors / VLSI / ASIC Employment Type: Full Time Joining: Immediate to 30 days preferred Job Description: We are actively hiring skilled and passionate Design Verification Engineers with 5–10 years of experience for multiple cutting-edge SoC/ASIC. Roles and Responsibilities: Develop test plans , testbenches , and testcases using System Verilog and UVM . Own block-level and/or SoC-level verification and drive coverage closure . Verify protocols and interfaces such as AXI, AHB, PCIe, LPDDR5, UCIe, I3C, CXL , etc. Perform assertion-based verification (SVA) and support gate-level simulations (GLS) . Collaborate with cross-functional teams including RTL. Desired Candidate Profile: 5–10 years of hands-on experience in ASIC/SoC functional verification . Strong in System Verilog, UVM . B.E./B.Tech or M.E./M.Tech in ECE/EEE/CSE or related fields. Why Join Us? Work on next-gen chip designs with global teams. Opportunity to work on latest protocols and IPs . Interested Candidates share your resumes to priya@maxvytech.com and hr@maxvytech.com
Posted 2 weeks ago
4.0 - 9.0 years
20 - 35 Lacs
Hyderabad, Chennai, Bengaluru
Work from Office
Minimum 4 years of experience in System Verilog HVL. Minimum 4 year of experience in OVM/UVM/VMM/Test Harness.
Posted 2 weeks ago
Upload Resume
Drag or click to upload
Your data is secure with us, protected by advanced encryption.
System Verilog is a popular hardware description and verification language used in the field of semiconductor design. In India, the demand for professionals with expertise in System Verilog is on the rise, with many companies actively hiring for roles that require this skill.
If you are looking for System Verilog job opportunities in India, here are the top 5 cities where companies are actively hiring for roles in this domain: 1. Bangalore 2. Hyderabad 3. Pune 4. Chennai 5. Noida
The average salary range for System Verilog professionals in India varies based on experience levels. Entry-level positions can expect a salary range of INR 4-6 lakhs per annum, while experienced professionals with over 5 years of experience can earn upwards of INR 10 lakhs per annum.
In the field of System Verilog, a typical career path may look like: 1. Junior Verification Engineer 2. Verification Engineer 3. Senior Verification Engineer 4. Verification Lead 5. Verification Manager
Apart from expertise in System Verilog, professionals in this field are often expected to have knowledge or experience in: - Verilog - UVM (Universal Verification Methodology) - ASIC design - FPGA prototyping - Scripting languages like Perl or Python
Here are 25 interview questions that you may encounter when applying for System Verilog roles in India:
always_comb
block in System Verilog? (medium)rand
keyword in System Verilog? (medium)covergroup
construct work in System Verilog? (medium)assert
keyword in System Verilog? (basic)random stability
in System Verilog? (advanced)sequence
and property
in System Verilog assertions? (medium)class
and typedef struct
in System Verilog? (basic)mailbox
and queue
in System Verilog? (medium)final
block in System Verilog? (basic)coverage
in System Verilog? (medium)logic
and bit
data types in System Verilog? (basic)virtual interface
in System Verilog? (medium)task
and function
in System Verilog? (basic)As you prepare for System Verilog job opportunities in India, remember to showcase your expertise in this domain along with related skills to stand out in the competitive job market. With the right preparation and confidence, you can land a rewarding career in System Verilog in India. Good luck with your job search!
Browse through a variety of job opportunities tailored to your skills and preferences. Filter by location, experience, salary, and more to find your perfect fit.
We have sent an OTP to your contact. Please enter it below to verify.
Accenture
17069 Jobs | Dublin
Wipro
9221 Jobs | Bengaluru
EY
7581 Jobs | London
Amazon
5941 Jobs | Seattle,WA
Uplers
5895 Jobs | Ahmedabad
Accenture in India
5813 Jobs | Dublin 2
Oracle
5703 Jobs | Redwood City
IBM
5669 Jobs | Armonk
Capgemini
3478 Jobs | Paris,France
Tata Consultancy Services
3259 Jobs | Thane