Jobs
Interviews

12 Testbench Development Jobs

Setup a job Alert
JobPe aggregates results for easy application access, but you actually apply on the job portal directly.

4.0 - 6.0 years

0 Lacs

Bengaluru, Karnataka, India

On-site

Job Description ARM CPU Verification Engineers have and develop specialist skills and knowledge and apply both hardware and software skills to the validation task. They work closely with the designers to understand various areas of the design, so that the features are thoroughly validated. This requires an insight both of the &aposbig picture' at the architectural level and of the detail at the implementation level. Responsibilities Technical Contribution as part of Project teams to deliver effective ARM CPU IPs Design and development of verification testbench and components needed for effective verification Execution of CPU DV with focus on improvement of IP quality; stress testing and bug hunting Effective communication skills, in terms of planning, reviews, status updates and meetings, as well as delivery against expectation Able to provide appropriate timescales for work assigned and assist in project planning by providing appropriate inputs to the specifications. Maintain a proficient knowledge of company processes in order to work constructively within given standards and methodologies Contribute towards efficiency improvement on verification tools and methodologies Support interpersonal development, mentor/coach team members for career developmen Required Skills and Experience 4+ years of proven experience in an IP/SOC product development environment Experience with Design Verification/validation standard methodologies such as Test Plan development, Testbench development and measurable execution thereof. Familiar with verification of processors based on Assembly language or C/C++ Familiar with Microprocessor and/or SoC Architecture and micro Architecture, preferably ARM processors and ARM processor based systems Nice To Have Skills and Experience Languages Verilog, C/C++, Assembly language, Perl Verification Languages such as System Verilog. Strong understanding of CPU Architecture/micro-architectures. Experience in Power aware verification of designs. Experience of ARM based System Designs, and hierarchical memory system In Return There is a plenty of opportunity to craft the future of CPU verification, and your own growth and progression. This is an excellent opportunity to be part of the CPU design verification team and be part of Arm&aposs key strategic objectives! Arm is an equal opportunity employer, committed to providing an environment of mutual respect where equal opportunities are available to all applicants and colleagues. We are a diverse organization of dedicated and innovative individuals, and dont discriminate on the basis of any characteristic. Accommodations at Arm At Arm, we want to build extraordinary teams. If you need an adjustment or an accommodation during the recruitment process, please email [HIDDEN TEXT] . To note, by sending us the requested information, you consent to its use by Arm to arrange for appropriate accommodations. All accommodation or adjustment requests will be treated with confidentiality, and information concerning these requests will only be disclosed as necessary to provide the accommodation. Although this is not an exhaustive list, examples of support include breaks between interviews, having documents read aloud, or office accessibility. Please email us about anything we can do to accommodate you during the recruitment process. Hybrid Working at Arm Arms approach to hybrid working is designed to create a working environment that supports both high performance and personal wellbeing. We believe in bringing people together face to face to enable us to work at pace, whilst recognizing the value of flexibility. Within that framework, we empower groups/teams to determine their own hybrid working patterns, depending on the work and the teams needs. Details of what this means for each role will be shared upon application. In some cases, the flexibility we can offer is limited by local legal, regulatory, tax, or other considerations, and where this is the case, we will collaborate with you to find the best solution. Please talk to us to find out more about what this could look like for you. Equal Opportunities at Arm Arm is an equal opportunity employer, committed to providing an environment of mutual respect where equal opportunities are available to all applicants and colleagues. We are a diverse organization of dedicated and innovative individuals, and dont discriminate on the basis of race, color, religion, sex, sexual orientation, gender identity, national origin, disability, or status as a protected veteran. Show more Show less

Posted 2 days ago

Apply

7.0 - 11.0 years

0 Lacs

hyderabad, telangana

On-site

As a Lead Verification Engineer with over 7 years of experience, you will be an integral part of a geographically distributed verification team working on next-generation ASIC and FPGAs. Your responsibilities will include developing testplans, implementing testbenches, creating testcases, and ensuring functional coverage closure. Additionally, you will handle regression testing, contribute to verification infrastructure development, and develop both directed and random verification tests. In this role, you will be expected to debug test failures, identify root causes, and collaborate with RTL and firmware engineers to resolve design defects and test issues. You will also review functional and code coverage metrics, modify or add tests, and constrain random tests to meet coverage requirements. Furthermore, you will collaborate closely with design, software, and architecture teams to verify the design under test. The preferred experience for this role includes proficiency in IP-level FPGA and ASIC verification, knowledge of protocols such as PCIe, CXL, or other IO protocols, and proficiency in Verilog/SystemVerilog and scripting languages like Perl or Python. Hands-on experience with SystemVerilog and UVM is mandatory, along with experience in developing UVM-based verification testbenches, processes, and flows. A solid understanding of design flow, verification methodology, and general computational logic design and verification is also essential. About the Company: ACL Digital, a leader in digital engineering and transformation and part of the ALTEN Group, empowers organizations to thrive in an AI-first world. With expertise spanning the entire technology stack and seamlessly integrating AI and data-driven solutions from Chip to cloud, ACL Digital offers a strategic advantage in navigating the complexities of digital transformation. Join us at ACL Digital and be a part of shaping the future as our trusted partner.,

Posted 1 week ago

Apply

8.0 - 18.0 years

0 Lacs

karnataka

On-site

As a Design Verification Lead/Manager with 8-18 years of experience in IP/Subsystem level Verification, you will be responsible for overseeing the verification process. You should have a strong background in verifying PCIe protocol, including Gen4, Gen5, and Gen6. In addition, you should possess good knowledge of PCIe transaction layer, routing, reset flows, as well as experience with AXI protocol and NOC subsystem verification. Your role will require solid SV-UVM knowledge and hands-on experience in testbench development. Strong debugging skills are essential for this position. Knowledge of performance verification would be considered a plus. As a leader, you will be expected to manage a team of 8-10 members and take technical ownership of the project. Your ability to lead and guide the team effectively will be crucial for the successful completion of the verification tasks.,

Posted 1 week ago

Apply

4.0 - 8.0 years

4 - 5 Lacs

Bengaluru, Karnataka, India

On-site

THE PERSON: You will have strong analytical/problem solving skills, high attention to detail, and motivation toindependently drive tasks to completion. You will also have professional interpersonal and communication skills.If this sounds like a role you are interested in, we welcome you to apply! KEY RESPONSIBILITIES: Development and verification of embedded firmware for SOC secure boot and embedded microprocessor driven hardware acceleration services for cryptography, decompression and large scale DMA functions. Hardware/Firmware co-verification in UVM System Verilog and C-DPI structured testbench. Hardware/Firmware co-verification in FPGA hardware prototype platform. Develop and maintain subsystem verification architecture, testbench, test methodology for Embedded CPU and subcomponent IPs with AXI/AHB busses and HW accelerators such as Cryptography, Data Compression, DMA, etc Participate in subsystem specification, influence IP micro-architecture development (HW and FW co-design and verification aspect), develop and verify abstracted performance model Create abstracted FW and HW performance models Develop critical target code to collect IP performance key parameters Explore subsystem architecture performance trade-off for FW and HW optimization Develop and execute subsystem and block level test plans Develop FW/HW co-verification methodology Develop UVC and System Response models Develop and debug UVM and C-DPI test cases with integrated FW Improve verification metrics Further develop subsystem and block level testbenches using UVM randomized test methodology and C-DPI directed test methodology. Develop and maintain subsystem level integration scripts Develop and maintain subsystem testbench build and test run scripts Drive to verification metrics closure Interface with SoC integration and SoC DV teams Define and develop IP level DV API to support SoC level DV effort Develop and maintain IP build and delivery infrastructure to support SoC level integration of SMU IPs. Support SoC level IP emulation, silicon bring-up and debugging effort PREFERRED EXPERIENCE: ASIC FW and HW design and verification experience Proficient in C, C++, Assembly, Verilog, System Verilog, and several scripting languages (Make, Perl, Python, etc) Excellent knowledge about UVM methodology and C-DPI methodology Excellent knowledge about standard bus/interface protocols (ie AXI, AHB, AMBA) Excellent experience with firmware design on commercial microprocessors Excellent experience with microprocessor tool chain, compiler, assembler, debugger Excellent experience with ASIC verification tools, simulation, linting, power aware simulation, etc ACADEMIC CREDENTIALS: Major in Electrical or Computer Engineering. B.Eng or masters or PhD Degree preferred.

Posted 1 week ago

Apply

6.0 - 11.0 years

15 - 30 Lacs

Hyderabad, Bengaluru

Work from Office

Lead Verification Efforts, Guide a team of engineers in developing and executing verification plans for complex designs, including PCIe-based IP or SoC. Testbench Development, Protocol Expertise, Methodology and Tools, Coverage Driven Verification

Posted 2 weeks ago

Apply

7.0 - 12.0 years

6 - 16 Lacs

Bengaluru

Work from Office

Key Responsibilities: Develop and execute comprehensive verification plans for SoC and NoC systems Design and maintain test benches using SystemVerilog and UVM Perform functional, performance, and low-power verification Debug and resolve design/verification issues independently Work with high-speed protocols such as AXI, CHI, PCIe, Ethernet, CXL, and UCIe Ensure thorough coverage and compliance with design specifications Collaborate with cross-functional teams including RTL, DFT, and architecture Required Skills: 7+ years of hands-on experience in SoC/NoC verification Strong expertise in System Verilog, UVM, and scripting (Python/Perl/TCL) Experience with simulation tools like VCS, Questa, or Incisive Solid understanding of interconnect protocols: AXI, CHI, PCIe, Ethernet, etc. Familiarity with coverage analysis and debugging tools Strong analytical and problem-solving skills Preferred: Experience with CXL or UCIe protocols Exposure to formal verification or emulation tools is a plus

Posted 3 weeks ago

Apply

3.0 - 6.0 years

9 - 20 Lacs

Bengaluru, Karnataka, India

On-site

Description We are seeking a skilled Verification Engineer to join our team in India. The ideal candidate will have a strong background in digital design verification and will be responsible for ensuring the quality and reliability of our products through rigorous testing and analysis. Responsibilities Develop and implement verification plans and test cases for digital designs. Perform functional and performance verification using simulation and formal verification techniques. Collaborate with design engineers to understand specifications and requirements. Debug and analyze issues found during verification, providing feedback to design teams. Generate reports and documentation for verification activities and results. Skills and Qualifications 3-6 years of experience in GLS verification engineering or related field. Strong knowledge of digital design concepts and verification methodologies. Proficiency in SystemVerilog and UVM (Universal Verification Methodology). Experience with simulation tools like ModelSim, Questa, or similar. Familiarity with scripting languages such as Perl, Python, or TCL for automation tasks. Understanding of RTL design and coding practices. Ability to work collaboratively in a team environment and communicate effectively.

Posted 3 weeks ago

Apply

5.0 - 10.0 years

8 - 16 Lacs

Bengaluru

Work from Office

Job Description : We are looking for experienced SoC Verification Engineers with a strong background in ARM-based SoC architectures . Key Responsibilities : Perform verification at SoC level for ARM-based designs Develop, implement, and debug testcases and verification environments Work closely with RTL, DFT, and firmware teams to ensure high-quality SoC delivery Handle integration and verification of various IPs within the SoC Required Skills : 5+ years of experience in SoC-level verification Strong knowledge of ARM architecture (Cortex-A/M, AMBA protocols, etc.) Expertise in SystemVerilog/UVM , testbench development, and scripting Familiarity with simulation tools like VCS, Questa, etc. Experience with debugging tools and waveform analysis

Posted 1 month ago

Apply

3.0 - 6.0 years

3 - 6 Lacs

Hyderabad / Secunderabad, Telangana, Telangana, India

On-site

Create comprehensive test plans and verification strategies aligned with specifications Develop modular and reusable testbenches using SystemVerilog Write both directed and random tests to validate functionality Perform functional and code coverage modeling, analysis, and reviews Debug mismatches between RTL design and C-model behavior Integrate internal and third-party verification IP for full-chip simulations Review and optimize existing test suites and verification environments Mentor junior engineers and assist in skill development Ensure test plans are fully traceable to design specifications using coverage databases The Impact You Will Have: Lead innovation in processor and IP verification strategies Strengthen IP quality through rigorous and structured verification practices Enhance verification efficiency through test automation and coverage closure Contribute to the success of Synopsys industry-leading silicon IP Help standardize and refine verification flows and methodologies Foster a culture of mentorship and continuous improvement within the team What You'll Need: Bachelor's degree in Engineering (preferably from a reputed institution) 36 years of experience in hardware verification Experience in microprocessor or processor-based system verification is a strong plus Proficient in SystemVerilog, Verilog, and UVM/OVM methodologies Skilled in C programming, assembly language, Perl scripting, and makefiles Familiarity with advanced verification techniques such as formal methods, low-power, and functional safety is advantageous

Posted 1 month ago

Apply

3.0 - 6.0 years

3 - 6 Lacs

Bengaluru / Bangalore, Karnataka, India

On-site

What You'll Be Doing: Developing and reviewing verification plans for SERDES/PHY/Controller IPs. Creating and maintaining verification environments, with a preference for UVM. Conducting RTL, GLS, and co-simulations to ensure comprehensive coverage closure. Delivering high-quality RTL and simulation models to customers. Using third-party VIP for protocol verification and simulation bring-up of protocol subsystems. Supporting customers with IP integration, silicon bring-up, and debugging issues. Demonstrating Testchip+FPGA system demos to customers and at conferences. The Impact You Will Have: Ensuring the compliance and functionality of our interface IPs with industry protocols. Enhancing the quality and reliability of our silicon solutions for customers. Facilitating smooth customer adoption and integration of our IPs. Contributing to successful silicon bring-up and debugging efforts. Showcasing our technological advancements at industry events. Driving innovation and excellence in digital design and verification processes. What You'll Need: Expertise in one or more interface protocols (e.g., USB, PCIe, Ethernet, JESD204B). Proficiency in SystemVerilog (SV) and Universal Verification Methodology (UVM). Experience with SERDES/PHY/Controller IP specification and compliance validation. Strong background in developing and reviewing verification plans and environments. Ability to deliver high-quality RTL and simulation models to customers.

Posted 1 month ago

Apply

3.0 - 5.0 years

3 - 7 Lacs

Bengaluru / Bangalore, Karnataka, India

On-site

Expertise in UVM and System Verilog Experience in verification IP modelling with knowledge of test case coding, scoreboard design, assertions, checkers & functional coverage. Involved & played a driving role in the development of reusable Verification environments for at least 2 verification projects using VMM/OVM/UVM methodologies. Protocol experience: Should have experience on UCIe / PCIe / CXL / Unipro / USB / MIPI / HDMI / Ethernet / DDR / LPDDR / HBM memory protocol

Posted 2 months ago

Apply

5.0 - 10.0 years

3 - 13 Lacs

Pune, Maharashtra, India

On-site

Description We are seeking a Staff ASIC RTL Digital Design Engineer to join our dynamic team in India. The ideal candidate will have a strong background in ASIC design and will be responsible for developing high-quality RTL designs, participating in verification processes, and collaborating with multiple teams to ensure successful project completion. Responsibilities Design and implement RTL code for ASIC digital circuits. Perform RTL simulations and verification using tools like ModelSim or VCS. Collaborate with verification engineers to ensure design functionality and performance. Participate in design reviews and provide constructive feedback. Work closely with physical design teams to ensure successful handoff and integration of digital designs. Troubleshoot and resolve design issues during the development and testing phases. Skills and Qualifications Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or related field. 5-10 years of experience in ASIC digital design and RTL coding. Proficient in VHDL/Verilog/SystemVerilog for RTL design. Experience with digital design tools such as Cadence, Synopsys, or Mentor Graphics. Strong understanding of digital logic design principles and methodologies. Familiarity with ASIC design flow, including synthesis, place and route, and timing closure. Ability to work collaboratively in a team environment and communicate effectively with cross-functional teams.

Posted 2 months ago

Apply
cta

Start Your Job Search Today

Browse through a variety of job opportunities tailored to your skills and preferences. Filter by location, experience, salary, and more to find your perfect fit.

Job Application AI Bot

Job Application AI Bot

Apply to 20+ Portals in one click

Download Now

Download the Mobile App

Instantly access job listings, apply easily, and track applications.

Featured Companies