Posted:5 days ago|
Platform:
Work from Office
Full Time
General Summary:
As a Qualcomm Hardware Engineer, you will plan, design, optimize, verify, and test electronic systems, bring-up yield, circuits, mechanical systems, Digital/Analog/RF/optical systems, equipment and packaging, test systems, FPGA, and/or DSP systems that launch cutting-edge, world class products. Qualcomm Hardware Engineers collaborate with cross-functional teams to develop solutions and meet performance requirements.
Minimum Qualifications:
Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 3+ years of Hardware Engineering or related work experience. ORMaster's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience. ORPhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 1+ year of Hardware Engineering or related work experience.Responsibilities/job duties
Memory Front End team introduction:
At Qualcomm memory team, we specialize in front-end modeling for a wide range of memory IPs. This includes various architectures such as single-port memories, pseudo dual-port designs, register files, CPU memories, and complex custom memories developed from the ground up. Each IP development undergoes comprehensive verificationcovering functional, formal, BIRA, and DFT domainsand is rigorously validated through an extensive QA suite to ensure alignment with the actual memory circuit implementation
Qualifications
Masters in Electronics and communication Engineering or Electrical Engineering or related field with 0-2 years experience.
In this position candidate will be part of memory FrontEnd modelling team where he/she will be responsible for below:
Design and implement behavioral modelsin Verilog/System Verilog for compiler-generated and custom memory components. Maintain and enhance memory compilersto ensure accurate generation of behavioral Verilog models. Develop and support LVLIB and MASIS modelsfor memory BIST (Built-In Self-Test) applications. Create FPGA-compatible modelstailored for emulation platforms. Build DFT (Design-for-Test) and Fast Scan modelsto support comprehensive test coverage.
Execute signoff simulationsfor both functional and formal verification across all compiler and custom memory models. Run comprehensive QA suitesto validate that all memory models accurately reflect the intended circuit implementations. Develop and maintain signoff verification tools and QA automation frameworksfor memory model validation. Conduct post-release QA checksto ensure model quality and reliability. Manage customer releases, ensuring readiness and documentation. Provide support to SoC teams, assisting with debugging and resolving memory interface issues related to the models.
In this position, candidates should have below understating and hands on experience:
Strong understanding of memory architecture and functionality. Solid grasp of CMOS low-power circuit design principles. Proficient in simulation tools such as Vsim, VCS, Finesim, and CustomSim. Deep expertise in Verilog and System Verilog coding practices. Familiarity with BIST modeling frameworks like LVLIB and MASIS. Good working knowledge of CLP and Static Timing Analysis (STA). Experience with Unix, Shell scripting, Perl, and Python is a plus. Excellent communication and collaboration skills.
Qualcomm
Upload Resume
Drag or click to upload
Your data is secure with us, protected by advanced encryption.
Browse through a variety of job opportunities tailored to your skills and preferences. Filter by location, experience, salary, and more to find your perfect fit.
We have sent an OTP to your contact. Please enter it below to verify.
Practice Python coding challenges to boost your skills
Start Practicing Python Nowbengaluru
14.0 - 18.0 Lacs P.A.
18.0 - 20.0 Lacs P.A.
13.0 - 15.0 Lacs P.A.
mumbai
3.0 - 8.0 Lacs P.A.
8.0 - 13.0 Lacs P.A.
gurugram
2.0 - 6.0 Lacs P.A.
ahmedabad
3.0 - 6.0 Lacs P.A.
12.0 - 17.0 Lacs P.A.
8.0 - 12.0 Lacs P.A.
8.0 - 14.0 Lacs P.A.