Jobs
Interviews

615 Design Verification Jobs - Page 24

Setup a job Alert
JobPe aggregates results for easy application access, but you actually apply on the job portal directly.

4 - 6 years

7 - 9 Lacs

Bengaluru

Work from Office

"> Search Jobs Find Jobs For * Designing and developing DDR I/O circuits to meet performance and power specifications. * Collaborating with cross-functional teams to integrate analog circuitry into SoCs. * Executing circuit design tasks with a focus on product quality and efficiency. * Conducting layout reviews and ensuring adherence to design methodologies. * Participating in design reviews and providing technical insights. * Staying updated with the latest advancements in CMOS processes and deep submicron technologies. The Impact You Will Have: * Enhancing the performance and efficiency of our silicon IP portfolio. * Contributing to the rapid integration of advanced capabilities into SoCs. * Reducing the time-to-market and risk for our customers products. * Driving innovation in analog design and setting new industry standards. * Strengthening Synopsys position as a leader in chip design and verification. * Empowering the development of high-performance, differentiated products. What You ll Need: * BTech/MTech in Electrical Engineering or a related field. * 4+ years of experience in CMOS circuit design and layout methodology. * Strong knowledge of deep submicron process technologies. * Familiarity with ASIC design flow and JEDEC standards for DDR interfaces. * Excellent written and verbal communication skills. Who You Are: * A collaborative team player with a proactive approach. * Detail-oriented with a commitment to quality and efficiency. * Innovative and adaptable, always seeking to learn and grow. * Effective communicator, able to convey technical information clearly. * Problem-solver with strong analytical skills.

Posted 4 months ago

Apply

10.0 - 15.0 years

25 - 30 Lacs

bengaluru

Work from Office

We are hiring DV Contract Engineers with 10+ years of experience in UVM-based testbenches, netlist/gate-level simulations, and datapath blocks. Strong expertise in Cadence tools (Xcelium/Simvision) and scripting (Python/Shell) required. Required Candidate profile Experienced DV engineer with 10+ years in verification, UVM testbench, Cadence tools (Xcelium/Simvision), netlist & gate-level simulations, coverage closure, debugging, and scripting.

Posted Date not available

Apply

8.0 - 12.0 years

12 - 16 Lacs

bengaluru

Work from Office

People-driven culture Boeing Test and Evaluation team is currently looking for one Experienced ATE Hardware Engineer to join their team in Bengaluru, KA. Test & Evaluation engineers at Boeing make sure that products at the worlds largest aerospace company continue to meet the highest standards. From quality and reliability, to safety and performance, their expertise is vital to the concept, design and certifications of a wide variety of commercial and military systems. Position Responsibilities : Design Special Test Equipment (STE) or Automatic Test Equipment (ATE) solutions for formal testing of end products at the circuit card level, LRU level or System level Hand on experience in Zuken & Mentor graphics tools on Rack Wiring and harness design , Obsolescence management of existing ATE design Should be excellent with Schematics capture tools. Layout tools, & Harness Design & layout Drive test program execution, maintaining a baseline to scope, cost and schedule, while looking for improvements Knowledge on NI hardwares, DAQ Module & Sensor selection Trouble shooting and Testing for ATE Work directly with Technical Leads, Product Leads, and customers to support technical team meetings and progress reports Participate in and lead Failure Review Board investigations Create and/or review test plans, test procedures, and test reports Perform prototype, design verification testing (DVT) and formal qualification testing. End-to-end development of STE/ATE that includes analyzing the test requirements, understanding various measurement and test instruments involved in the test, analyze their characteristics, identify the communication requirements, support hardware-software integration, system integration, system test, build and deployment. The candidate will also be required to produce documentation at every stage of the software development life cycle. Candidate must be a self-starter with a positive attitude, high ethics, and a track record of working successfully under pressure in a time-constrained environment. Work collaboratively with very strong teaming skills. Must be willing to work flexible hours (early or late as needed) to interface with Boeing personnel around the world. Develop and maintain relationships / partnerships with customers, stakeholders, peers, and partners to develop collaborative plans and execute on projects. Proactively seek information and direction to successfully complete the statement of work. Employer will not sponsor applicants for employment visa status. Basic Qualifications (Required Skills/Experience): Education/experience typically acquired through advanced education (e.g. Bachelor) and typically 8 to 12 years' related work experience or an equivalent combination of education and experience (e.g. Masters degree with 7+ years related work experience, etc.). Experience with RF test equipment (Examples: Spectrum Analyzers, Signal Generators and Network Analyzers, Switch matrix) Experience with standard laboratory test equipment (Examples: AC and DC power supplies, oscilloscopes, multimeters) Experience on wire harness design on mentor graphic and Zuken Experience on PCB design & development Experience on BOM preparation & Obsolescence management Required Basic fundamental idea Mechanical rack design Experience on military and Aerospace connector selection Experience performing formal Qualification testing (Examples: DO-160, MIL-STD-810, MIL-STD-461) Experience with software development, simulation tools as well as various programming languages (C++, C#, VB etc.) primarily used in instrument communication and control Hands on experience and knowledge on test engineering application software such as NI LabVIEW and TestStand Good knowledge on various types of measurement and test equipment is a must (dimensional, electrical, electronic, thermal, etc) Experience with automated test equipment, avionics, aerospace programs is a plus. Experience or knowledge of RS422/RS232, ARINC interface knowledge, TCP/IP & Ethernet, UDP and such communication standards, protocols and/or interfaces is desirable Strong verbal and written communication skills Ability and willingness to work with a global team, at flexible hours Self-motivated and go-getter attitude Must be flexible, with a high tolerance for organizational complexity and ability to work with team members across different cultures and time-zones Preferred Qualifications (Desired Skills/Experience): Bachelor, Master of Science degree from an accredited course of study, in engineering, in the field of Instrumentation, Electrical or Electronics. Awareness of AS9100 or ISO9001 quality management system and ISO 17025 standard. Typical Education & Experience: Education/experience typically acquired through advanced education (e.g. Bachelor) and typically 8 to 12 years' related work experience or an equivalent combination of education and experience (e.g. Masters degree with 7+ years related work experience, etc.) Relocation: This position offers relocation based on candidate eligibility. Applications for this position will be accepted until Aug. 23, 2025 Education Bachelor's Degree or Equivalent Required Relocation This position offers relocation based on candidate eligibility. Visa Sponsorship Employer will not sponsor applicants for employment visa status. Shift Not a Shift Worker (India)

Posted Date not available

Apply

4.0 - 6.0 years

9 - 19 Lacs

hyderabad, india,bangalore

Hybrid

Role & responsibilities : Strong understanding of computer architecture and logic design ->Knowledge of Verilog, system Verilog and UVM is a must ->Strong understanding of state-of-the-art verification techniques, including assertion and constraint-random metric-driven verification ->Define test plans, test benches, and tests using System Verilog and UVM ->Working knowledge of C/C++ and Assembly programming languages ->Exposure to scripting (python preferred) for post-processing and automation ->Experience with gate level simulation, power and reset verification

Posted Date not available

Apply

4.0 - 9.0 years

12 - 17 Lacs

bengaluru

Work from Office

Siemens EDA is a global technology leader in Electronic Design Automation software. Our software tools enable companies around the world to develop highly innovative electronic products faster and more cost-effectively. Our customers use our tools to push the boundaries of technology and physics to deliver better products in the increasingly complex world of chip, board, and system design. Job Responsibilities Responsible for Corporate Application Engineering (CAE) activities in the Design for Test (DFT) Domain of VLSI systems From a technical stand-point, understanding customer needs on DFT, involve and work with their projects for using right methodologies and Siemens tools for successful project completion Provide DFT Tool support to all the existing customers. Help customers improve the productivity through efficient tool usage. Provide onsite tool support to customers as and when needed Developing and delivering technical training on new features and product updates Tracking and updating customer issues using defined Siemens processes and tracking tools. Developing Technical content for Siemens knowledgebase. Involve and drive the Tool evaluation/benchmark; Technical product presentations; Methodology review; Tool deployment and adoption; drive competitive replacements, provide support to customers during critical project implementation phases. Educational qualifications: Required BE/B.Tech in Electronics & Communications Engineering (E&C), or Electrical and Electronics Engineering (EEE) Work Experience: 4+ years relevant experience in DFT area of VLSI domain. Technical skills: In additional to possessing hands-on knowledge of DFT implementation and verification, the position would need excellent problem solving & communication skills able to work independently to solve complex problems and device new solutions and workarounds for customer issues. Knowledge and experience with VLSI design, HDL Synthesis, VLSI Testing and design for testability. Experience with design, simulation, verification of ASIC/VLSI circuits and systems, design verification and product test generation preferred. In-depth understanding of Design for Test (DFT) structures is required. This includes ATPG/Scan/Compression based testing, Memory BIST, Logic BIST, IJTAG and Boundary Scan (1149.1/6). Knowledge of scan data compression methodologies with EDT is preferred. Preferred experience in specific areas: Operating SystemsUNIX, Linux, Sun Solaris. LanguagesVerilog (Behavioral, RTL, gate level), VHDL (Behavioral, RTL, gate level), Perl, C/C++. CAD ToolsSynthesis, Simulation, ATPG, Memory BIST, Logic BIST, Boundary Scan. Familiarity with Tessent flows and methodologies is a plus. General/soft skills: Work effectively with customers, internally with divisions and R&D Ability to work autonomously Strong verbal and written communication skills; good presentation skills Excellent organizational and time management skills Build and foster relationships with customer and peers with a positive attitude to win business success Good problem solving and debugging skills, Willingness for technical sales Should be a good team player Job may require some domestic and international travel. #DISW #LI-EDA #LI-Hybrid A collection of over 377,000 minds building the future, one day at a time in over 200 countries. All employment decisions at Siemens are based on qualifications, merit and business need. Bring your curiosity and creativity and help us shape tomorrow! At Siemens, we are always challenging ourselves to build a better future. We need the most innovative and diverse Digital Minds to develop tomorrows reality. Find out more about the Digital world of Siemens here:/digitalminds Siemens Software. Where today meets tomorrow

Posted Date not available

Apply

3.0 - 7.0 years

5 - 9 Lacs

hyderabad

Work from Office

Understand the design specification , Memory and Memory BIST engine connections Develop skills in IBM BIST verification tools and apply them successfully Develop the verification environment and test bench Debug fails using waveform, trace tools and debug RTL code Work with Design team in resolving/debugging logic design issues and responsible for deliveries Required education Bachelor's Degree Preferred education Bachelor's Degree Required technical and professional expertise 4+ years of experience in Design Verification - demonstrated execution experience of verification of logic blocks Strong in DFT Verification - Demonstrated execution experience of verification of Memory BIST Knowledge of verification (any) methodology, Knowledge of HDLs (Verilog, VHDL) Good programming skills in C/C++, Python/Perl Exposure in developing testbench environment, write complex test scenario, debugging and triaging fails Hardware debug skills backed by relevant experience on projects Exposure in developing testbench environment, write complex test scenarios Good communication skills and be able to work effectively in a global team environment. Drive verification coverage closure Preferred technical and professional experience Knowledge of Chip-Initialisation , SCAN , BIST is a plus Scripting Expertise backed up relevant experience in the same Writing Verification test plans Functional and code coverage analysis and debug

Posted Date not available

Apply

4.0 - 9.0 years

7 - 11 Lacs

hyderabad

Work from Office

Understand the design specification , PowerOn Specification Understand boot firmware and reset flow. Develop skills in IBM BIST verification tools and apply them successfully Develop the verification environment and test bench Debug fails using waveform, trace tools and debug RTL code Work with Design team in resolving/debugging logic design issues and responsible for deliveries Required education Bachelor's Degree Preferred education Bachelor's Degree Required technical and professional expertise 4+ years of experience in Design Verification - demonstrated execution experience of verification of logic blocks Strong in SoC verification Chip reset sequence and initialization. ( for SoA) Knowledge of verification (any) methodology, Knowledge of HDLs (Verilog, VHDL) Good programming skills in C/C++, Python/Perl Exposure in developing testbench environment, write complex test scenario, debugging and triaging fails Hardware debug skills backed by relevant experience on projects Exposure in developing testbench environment, write complex test scenarios Good communication skills and be able to work effectively in a global team environment Drive verification coverage closure Preferred technical and professional experience Knowledge of Chip-Initialisation , SCAN , BIST is a plus Scripting Expertise backed up relevant experience in the same Writing Verification test plans Functional and code coverage analysis and debug

Posted Date not available

Apply

3.0 - 6.0 years

4 - 7 Lacs

pune

Work from Office

Evaluate and improve Design History Files (DHFs) to ensure compliance with regulatory requirements, identifying gaps and implementing corrective actions. Conduct detailed audits and assessments of existing DHFs to identify non-conformances and areas for improvement, ensuring alignment with current regulations and standards, such as FDA and ISO 13485. Ensure completeness, accuracy, and accessibility of all DHF documentation, including design controls, specifications, verification and validation reports, and risk management files. Collaborate with R&D, Quality Assurance, Regulatory Affairs, and other relevant teams to gather necessary information for DHF updates and improvements, facilitating effective communication among stakeholders. Stay updated on current regulatory requirements and industry best practices related to medical device documentation and design controls, providing training and guidance to team members on DHF requirements and remediation processes. Support risk management processes by integrating relevant risk analysis and mitigation strategies into DHF documentation, collaborating on development and updates to the product Risk Management File. Utilize analytical skills to identify root causes of DHF issues and implement robust solutions, developing creative strategies to address complex documentation challenges. Lead DHF remediation projects, ensuring timely completion of tasks and adherence to project timelines, and reporting project status, challenges, and achievements to management and stakeholders. Conduct thorough reviews and validation of DHF and associated documentation to ensure compliance with quality standards, supporting audits and inspections by regulatory bodies with organized and accurate DHF documentation. 2-6 years of experience in DHF preparation or remediation in the medical device industry, and demonstrate strong understanding of regulatory standards and requirements, excellent organizational, project management, and communication skills.

Posted Date not available

Apply

4.0 - 9.0 years

16 - 20 Lacs

bengaluru

Work from Office

Job Area: Engineering Group, Engineering Group > Hardware Engineering General Summary: Job Summary: Position for 5-8 years of experience in design verification of complex Qualcomm propriety DSP/NPU IP DSP team is responsible for delivering high-performance DSP/NPU cores which are at the heart of Qualcomm's multi-tier SoC roadmap targeted for mobile space, AI, Automotive and more. Qualcomm is one of the largest fabless semiconductor design companies in the world, generating over $35 Billion in annual revenues from chipsets and royalties from intellectual property. Job Responsibilities: Drive design verification of DSP IP by working with a global DSP design team involving architecture, implementation, power, post silicon and back-end teams. Implement and improve System Verilog/UVM Testbench Architecture. Develop and deploy new verification methodologies, automation to continuously improve quality and efficiency. Develop design corresponding test plans, architect and develop verification environments, and meet coverage goals. Hands-on simulations and ability to debug not only IP level, but Subsystem and SoC level fails and bugs. Complete all required verification activities at IP level and ensure high quality commercial success of our products. Assertions, simulation, formal verification (static property checking), HW-SW co-verification, constraint/HVL-based verification, simulation acceleration, emulation are all tools you will use on a daily basis. Responsible gate level simulation bring-up, gate level verification with timing simulations. Responsible for power aware RTL verification and gate level simulation. Skillset/Experience: 5-8 years experience in processor/ASIC design verification Solid background and understanding of Digital Design, Processor Architecture , Processor Verification and Power aware verification. Expertise in System Verilog Testbench Architecture and implementation. Experience in writing C based and assembly level testcases is preferred. Exposure to power aware implementation and verification using UPF is a plus. Experience with advanced verification techniques such as formal and assertions is a plus. Gate-Level Simulation and Debug 0-delay, timing annotated and power aware. Experience in System Verilog/UVM, and with simulators from Synopsys/Mentor/Cadence . Scripting/Automation Skills Perl, Python, Shell, Make file TCI . Solid analytical and debugging skills, strong knowledge of digital design and good understanding of Object Oriented Programming (OOP) concepts. Experience in Hardware verification languages (HVL) such as SystemVerilog testbench (OVM/UVM) and SystemC and Hardware description languages (HDL) such as Verilog, SystemVerilog is preferred. Experience in verification of Processor subsystems is preferred. Experience in creating validation suite and building automation. Should have excellent inter-personal and communication skills. Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 3+ years of Hardware Engineering or related work experience. ORMaster's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience. ORPhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 1+ year of Hardware Engineering or related work experience.You may e-mail or call Qualcomm's toll-free number found . To all Staffing and Recruiting Agencies :

Posted Date not available

Apply

3.0 - 8.0 years

11 - 16 Lacs

bengaluru

Work from Office

General Summary: Qualcomm is a company of inventors that unlocked 5G, ushering in an age of rapid acceleration in connectivity and new possibilities. But this is just the beginning. It takes inventive minds with diverse skills, backgrounds, and cultures to transform its potential into world-changing technologies and products. In the role of GPU Functional Verification Engineer , your project responsibilities will include the following, Develop deep understanding of 3-D Graphics hardware pipeline, feature sets, data paths, block functionalities & interfaces Strategize, brainstorm, and propose a DV environment, develop test bench, own test plan, debug all RTL artefacts, and achieve all signoff matrices Engage with EDA vendors, explore new and innovative DV methodologies to push the limits of sign off quality Collaborate with worldwide architecture, design, and systems teams to achieve all project goals Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field.Currently, we are looking for candidates who can match one or more of the profiles listed below,Strong knowledge of UVM based System Verilog TB Knowledge of GPU pipeline design is a plus, not mandatory Proficiency with formal tools working knowledge of Property based FV is a plus, not mandatory Strong communication skills (both written and verbal) Most importantly, ability to learn, improve and deliver Experience Minimum 3 years of Design verification experience Senior positions will be offered to candidates with suitable years of experience and proven expertise matching the profiles listed above Education Requirements BE/ME/M.Sc. in Electrical, Electronics, VLSI, Microelectronics, or equivalent courses from reputed universities Selected candidates will be part of the GPU HW team which is passionate about developing and delivering the best GPU Cores for all Qualcomm Snapdragon SOC products. Qualcomm GPU is an industry-leading solution which is driving the benchmarks in mobile computing industry and the future of mobile AR/VR. The pre-Si verification team in Bangalore is currently heavily involved in the following UVM/SV based constrained random test bench for functional verification Subsystem level TB for complete GPU workload analysis and compliance Emulation platforms to analyze performance and pipeline bottlenecks Formal tools both for reduced time to bug & property based FV sign-off Power Aware & Gate level simulations to deliver a high-quality GPU implementation Perl/Python scripts for automation in managing regressions, optimize run time, manage database and bug

Posted Date not available

Apply

3.0 - 8.0 years

14 - 18 Lacs

bengaluru

Work from Office

General Summary: Qualcomm is hiring strong DV engineers to verify high performance and low power CPUs in Bangalore. Please forward your profiles if you meet the requirement. Roles and Responsibilities o Responsible for power management verification includes Boot, Reset, clock gating, power gating, Voltage/frequency management, limit management and throttling. o Work closely with design/verification teams within CPU to develop comprehensive test plan. o Use simulation and formal verification methodologies to execute test plans. Write checkers, assertions and develop stimulus. o Verify power intent through use of methodologies like UPF. o Work closely with system architects, software teams and Soc team to validate system use cases. o Work closely with emulation team to enable verification on emulators and FPGA platforms. o Debug and triage failures in simulation, emulation and/or Silicon. Additional Job Descriptiono BE/BTech degree in CS/EE with 3+ years experience.o Experience in power management verification.o Implementation of assembly and C language embedded firmware.o Experience in C/C++, scripting languages, Verilog/system Verilog.o Strong understanding of power management features in CPUs and CPU based Socs.o Experience in verification of power management features such as clock gating, power gating, UPF, DVFS/DCVS, reliability, throttling etc.Preferred Requirements:o Good Understanding of CPU architectures and CPU micro-architectures.o In-depth knowledge of digital logic design, micro-processor, debug feature, and DFT architecture and microarchitectureo Experience with advanced verification techniques such as formal and assertions is a pluso Knowledge and verification experience in DFT and structural debug concepts and methodologies: JTAG, IEEE1500, MBIST, scan dump, memory dump is a plus Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience. ORMaster's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 1+ year of Hardware Engineering or related work experience. ORPhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field.

Posted Date not available

Apply

5.0 - 10.0 years

15 - 20 Lacs

bengaluru

Work from Office

Job Role Analyze and evaluate GPU architecture/microarchitecture and workload for performance and power optimizations GPU power modeling and estimation for projection and correlation GPU workload analysis, profiling, and characterizations Analyze, model, and minimize GPU register, logic, memory, and clock power Develop and maintain tests for pre-silicon and post-silicon power verifications. Work closely with multiple teams such as RTL designer, architecture, design verification, compiler, driver, silicon implementation, and post-silicon teams Knowledge of Graphics architecture is a plus Additional Job Description Preferred Qualifications: Master's or PhD degree or equivalent in Computer Engineering, Computer Science, Electrical Engineering, or related field. 5+ years Systems Engineering or related work experience 3+ years of experience with advanced CPU/GPU architecture/microarchitecture design development 5+ years of experience with VLSI design and verification 5+ years of experience with low-power ASIC design techniques Experience with industry tools such as PrimeTime PX and Power Artist Experience with Vulkan, DirectX3D, OpenGL, OpenCL, or Cuda development Experience with GPU driver and compiler development Skills: C/C++ Programming Language, Scripting (Python/Perl), Assembly, Verilog/SystemVerilog, Design Verification Additional Job Description Minimum Qualifications: Bachelor's degree in Engineering, Information Systems, Computer Science, or related field and 4+ years of Systems Engineering or related work experience. OR Master's degree in Engineering, Information Systems, Computer Science, or related field and 3+ years of Systems Engineering or related work experience. OR PhD in Engineering, Information Systems, Computer Science, or related field and 2+ years of Systems Engineering or related work experience. Minimum Qualifications: Bachelor's degree in Engineering, Information Systems, Computer Science, or related field and 3+ years of Systems Engineering or related work experience. OR Master's degree in Engineering, Information Systems, Computer Science, or related field and 2+ years of Systems Engineering or related work experience. OR PhD in Engineering, Information Systems, Computer Science, or related field and 1+ year of Systems Engineering or related work experience. Preferred Qualifications: Master's or PhD degree or equivalent in Computer Engineering, Computer Science, Electrical Engineering, or related field. 3+ years of experience with advanced CPU/GPU architecture/microarchitecture design development 5+ years of experience with VLSI design and verification 5+ years of experience with low-power ASIC design techniques Experience with industry tools such as PrimeTime PX and Power Artist Experience with Vulkan, DirectX3D, OpenGL, OpenCL, or Cuda development Experience with GPU driver and compiler development Skills: C/C++ Programming Language, Scripting (Python/Perl), Assembly, Verilog/SystemVerilog, Design Verification

Posted Date not available

Apply

6.0 - 11.0 years

6 - 16 Lacs

bengaluru

Work from Office

DDR IP/Subsystem Verification Strong debug analysis capabilities to identify and resolve Power Artist verification environment and debugging techniques. Test plan creation Environment flow clean-up and maintenance.

Posted Date not available

Apply

7.0 - 12.0 years

16 - 22 Lacs

hyderabad, chennai, bengaluru

Work from Office

We are looking for a talented and motivated Design Verification Engineer to join our team and play a key role in ensuring the functionality and quality of our next-generation integrated circuits (ICs). This position offers the opportunity to work on challenging projects while utilizing your expertise in verification methodologies and tools. Roles & Responsibilites. Develop and implement comprehensive verification plans using industry-standard methodologies (e.g., UVM) Design and write robust verification environments (testbenches) to achieve high code coverage Utilize simulation tools (e.g., ModelSim, Cadence Incisive, Synopsys VCS) to verify RTL functionality Debug and analyze verification failures to identify the root cause of design issues Collaborate with RTL design engineers to resolve functional bugs and ensure design revisions meet verification requirements Participate in code reviews and ensure adherence to verification coding standards Stay up-to-date with the latest verification tools and methodologies Qualifications. Bachelor's degree in Electrical Engineering, Computer Engineering, or a related field (Master's degree a plus) 2-7 years of experience in design verification for ASICs or SoCs Strong understanding of digital design principles (combinational logic, sequential logic) Proven ability to develop and debug complex verification environments Proficiency in Verilog or VHDL with experience in verification methodologies (e.g., UVM) Experience with simulation tools and scripting languages (e.g., Python, Perl) is a plus Excellent analytical and problem-solving skills Strong communication and collaboration skills to work effectively in a team environment

Posted Date not available

Apply

3.0 - 8.0 years

19 - 25 Lacs

bengaluru

Work from Office

General Summary: Qualcomm is hiring strong DV engineers to verify high performance and low power CPUs in Bangalore. Please forward your profiles if you meet the requirement. Roles and Responsibilities o Responsible for power management verification includes Boot, Reset, clock gating, power gating, Voltage/frequency management, limit management and throttling. o Work closely with design/verification teams within CPU to develop comprehensive test plan. o Use simulation and formal verification methodologies to execute test plans. Write checkers, assertions and develop stimulus. o Verify power intent through use of methodologies like UPF. o Work closely with system architects, software teams and Soc team to validate system use cases. o Work closely with emulation team to enable verification on emulators and FPGA platforms. o Debug and triage failures in simulation, emulation and/or Silicon. o BE/BTech degree in CS/EE with 3+ years experience. o Experience in power management verification. o Implementation of assembly and C language embedded firmware. o Experience in C/C++, scripting languages, Verilog/system Verilog. o Strong understanding of power management features in CPUs and CPU based Socs. o Experience in verification of power management features such as clock gating, power gating, UPF, DVFS/DCVS, reliability, throttling etc. Preferred Requirements: o Good Understanding of CPU architectures and CPU micro-architectures. o In-depth knowledge of digital logic design, micro-processor, debug feature, and DFT architecture and microarchitecture o Experience with advanced verification techniques such as formal and assertions is a plus o Knowledge and verification experience in DFT and structural debug concepts and methodologies: JTAG, IEEE1500, MBIST, scan dump, memory dump is a plus Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 8+ years of Hardware Engineering or related work experience. ORMaster's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 7+ years of Hardware Engineering or related work experience. ORPhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 6+ years of Hardware Engineering or related work experience.

Posted Date not available

Apply

6.0 - 11.0 years

15 - 20 Lacs

bengaluru

Work from Office

General Summary: E xcellent Design verification domain expertise. Develop test strategy, TB architecture and test plan for new IPs/new features Develop strategies for re-useable, scalable and enhance Sub system level verification environment Excellent C/System Verilog/Verilog skills to handle C based TB environment Strong skills in debug, post silicon debug-failure re-creation and root cause analysis Scripting proficiency - PERL, Python, for developing applicable automation AMBA, AXI bus protocols Power intent verification, GLS etc. Capable of communicating effectively with all stakeholders across the globe Capable of seeding a new team for new IPs, able to hire and expand the team in expertise and efficiency Capable of mentoring the team members for their career growth, maintaining diversity in the team, collaborating with other leads and managing multiple parallel projects Take initiatives to enable various ideas for improving efficiencies. Good to have: Image Processing, DSI/DP/HDMI Protocols Good knowledge of new methodologies, flows and tools to be incorporated. Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 6+ years of Hardware Engineering or related work experience. ORMaster's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 5+ years of Hardware Engineering or related work experience. ORPhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 4+ years of Hardware Engineering or related work experience.

Posted Date not available

Apply

2.0 - 7.0 years

13 - 17 Lacs

bengaluru

Work from Office

Job Area: Engineering Group, Engineering Group > Hardware Engineering General Summary: Qualcomm is a company of inventors that unlocked 5G, ushering in an age of rapid acceleration in connectivity and new possibilities. But this is just the beginning. It takes inventive minds with diverse skills, backgrounds, and cultures to transform its potential into world-changing technologies and products. In the role of GPU Functional Verification Engineer , your project responsibilities will include the following, Develop deep understanding of 3-D Graphics hardware pipeline, feature sets, data paths, block functionalities & interfaces Strategize, brainstorm, and propose a DV environment, develop test bench, own test plan, debug all RTL artefacts, and achieve all signoff matrices Engage with EDA vendors, explore new and innovative DV methodologies to push the limits of sign off quality Collaborate with worldwide architecture, design, and systems teams to achieve all project goals Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience. ORMaster's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 1+ year of Hardware Engineering or related work experience. ORPhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field.Currently, we are looking for candidates who can match one or more of the profiles listed below,Strong knowledge of UVM based System Verilog TB Knowledge of GPU pipeline design is a plus, not mandatory Proficiency with formal tools working knowledge of Property based FV is a plus, not mandatory Strong communication skills (both written and verbal) Most importantly, ability to learn, improve and deliver Experience Minimum 3 years of Design verification experience Senior positions will be offered to candidates with suitable years of experience and proven expertise matching the profiles listed above Education Requirements BE/ME/M.Sc. in Electrical, Electronics, VLSI, Microelectronics, or equivalent courses from reputed universities Selected candidates will be part of the GPU HW team which is passionate about developing and delivering the best GPU Cores for all Qualcomm Snapdragon SOC products. Qualcomm GPU is an industry-leading solution which is driving the benchmarks in mobile computing industry and the future of mobile AR/VR. The pre-Si verification team in Bangalore is currently heavily involved in the following UVM/SV based constrained random test bench for functional verification Subsystem level TB for complete GPU workload analysis and compliance Emulation platforms to analyze performance and pipeline bottlenecks Formal tools both for reduced time to bug & property based FV sign-off Power Aware & Gate level simulations to deliver a high-quality GPU implementation Perl/Python scripts for automation in managing regressions, optimize run time, manage database and bug

Posted Date not available

Apply

5.0 - 10.0 years

16 - 20 Lacs

bengaluru

Work from Office

General Summary: Senior/Lead ASIC Verification Engineers with an experience of minimum 5+ yrs Very strong experience with Verilog, System Verilog and UVM Working experience on development of Verification IP of layered protocol High Speed peripheral Interface protocol PCIe Gen4+ onwards, PCIe Experience is a must Strong knowledge on UVM RAL and common register interfaces such as APB, AHB, AXI (ARM), RAM. Working experience on scripting and automation Strong Past experience of developing verification plan from scratch and testbench development using the detailed Specification and TestPlan from the scratch Strong base knowledge on digital design, blocks/components Strong debugging skills and Good knowledge of assertions and functional coverage coding and closure. Good knowledge on code coverage analysis and closure. Good knowledge of any scripting language Strong documentation and presentation skills. Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 3+ years of Hardware Engineering or related work experience. ORMaster's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience. ORPhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 1+ year of Hardware Engineering or related work experience.You may e-mail or call Qualcomm's toll-free number found .

Posted Date not available

Apply

6.0 - 11.0 years

15 - 20 Lacs

bengaluru

Work from Office

General Summary: Excellent Design verification domain expertise. Develop test strategy, TB architecture and test plan for new IPs/new features Develop strategies for re-useable, scalable and enhance Sub system level verification environment Excellent C/System Verilog/Verilog skills to handle C based TB environment Strong skills in debug, post silicon debug-failure re-creation and root cause analysis Scripting proficiency - PERL, Python, for developing applicable automation AMBA, AXI bus protocols Power intent verification, GLS etc. Capable of communicating effectively with all stakeholders across the globe Capable of seeding a new team for new IPs, able to hire and expand the team in expertise and efficiency Capable of mentoring the team members for their career growth, maintaining diversity in the team, collaborating with other leads and managing multiple parallel projects Take initiatives to enable various ideas for improving efficiencies. Good to have: Image Processing, DSI/DP/HDMI Protocols Good knowledge of new methodologies, flows and tools to be incorporated. Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 6+ years of Hardware Engineering or related work experience. OR Master's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 5+ years of Hardware Engineering or related work experience. OR PhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 4+ years of Hardware Engineering or related work experience. Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 6+ years of Hardware Engineering or related work experience. ORMaster's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 5+ years of Hardware Engineering or related work experience. ORPhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 4+ years of Hardware Engineering or related work experience.

Posted Date not available

Apply

5.0 - 10.0 years

4 - 7 Lacs

chennai, bengaluru

Work from Office

Job Overview We are seeking an experienced and highly skilled Senior SOC Design Verification Engineer with a minimum of 5 years of hands-on experience in SOC Design Verification. As a key member of our team, you will play a pivotal role in ensuring the robustness and correctness of our cutting-edge System on Chip designs. Job Description Lead and manage SOC Design Verification efforts for complex projects, ensuring the successful execution of verification plans. Develop and implement comprehensive verification strategies, test plans, and test benches for high-speed SOCs, including low-speed peripherals like I2C/I3C, SPI, UART, GPIO, QSPI, and high-speed protocols like PCIe, Ethernet, CXL, MIPI, DDR and HBM Conduct Gate-level simulations, and power-aware verification using Xprop and UPF.Collaborate closely with cross-functional teams, architects, designers, and pre/post-silicon verification teams. Analyze and implement System Verilog assertions and coverage (code, toggle, functional). Provide mentorship and technical guidance to junior verification engineers.Manage and lead a dynamic team of verification engineers, fostering a collaborative and innovative work environment. Ensure verification signoff criteria are met and documentation is comprehensive.Demonstrate dedication, hard work, and commitment to achieving project goals and deadlines. Adhere to quality standards, implement good test practices, and contribute to the continuous improvement of verification methodologies. Experience with verification tools from Synopsys and Cadence, including VCS and Xsim. Integration of third-party VIPs (Verification IP) from Synopsys and Cadence. Qualifications Bachelors degree in computer science, Electrical/Electronics Engineering, or related field. ORMasters degree in computer science, Electrical/Electronics Engineering, or related field. ORPhD in Computer Science, Electrical/Electronics Engineering, or related field. 5+ years of hands-on experience in SOC Design Verification. Expertise in UVM (Universal Verification Methodology) and System Verilog. Prior experience working on IP level and SOC level verification projects. Proficient in verification tools such as VCS, Xsim, waveform analyzers, and third-party VIP integration (e.g., Synopsys VIPs and Cadence VIPs). Hands-on experience with UFS (Universal Flash Storage), Ethernet, PCIe, CXL, MIPI protocols.Solid understanding of low-speed peripherals (I2C/I3C, SPI, UART, GPIO, QSPI) and high-speed protocols. Experience in DDR, HBM, Gate-level simulations, and power-aware verification using Xprop and UPF. Proficiency in scripting languages such as shell, Makefile, and Perl. Strong understanding of processor-based SOC verification, including native, Verilog, System Verilog, and UVM mixed environment. C-System Verilog handshake and writing C test cases for bootup verification. Excellent problem-solving, analytical, and debugging skills.

Posted Date not available

Apply

8.0 - 12.0 years

5 - 8 Lacs

coimbatore

Work from Office

Technical knowledge Design of sensor/ transducer interface and signal conditioning circuits, motor control driver circuits, DC- DC converters, selection of micro controllers as per system requirement, micro controller interface design etc., Development of analog and microcontroller-based control modules and systems. Design verification and testing for conformance to EMI/ EMC and various regulatory standards Design of analog/ digital and mixed circuit design, circuit simulation and analysis needed for development of control and display board for laboratory and industrial machine control. Should have executed similar development tasks right from initial conceptual stage through system engineering till prototype verification and acceptance. Knowledge of statutory testing and verification of the product through testing and evaluation such as CE compliance and similar standards. Preparation of test plans, specifications document, preparing and maintaining project schedules are part of essential qualifications. Knowledge of DFMECA, reliability prediction and design verification and standardization preferred. Leadership Must be technically sound. Guiding a team of young hardware engineers to achieve the goal. Ability to identify and source the right controllers and components for reliable and cost effective design which will meet customer requirement. Good at Planning and execution and estimation various task involved in electronic product/ module development. Ability to plan the infrastructure such as setting of testing lab including test instruments needed. Ability to make good technical proposal Ability of sustain team spirit. Design knowledge to take care of EMI/ EMC and other regulatory requirement as per industrial and automotive standards. Setting up a good design process by preparing and maintaining design guidelines and checklists.

Posted Date not available

Apply

10.0 - 15.0 years

15 - 25 Lacs

bengaluru

Work from Office

||Greetings from Thundersoft || Key Responsibilities: Perform IP-level verification for PCIe Gen6/Gen5 using SystemVerilog (SV) and UVM methodologies. Develop test plans, build testbenches, write test cases, and implement functional coverage. Verify and debug MAC and Transport layers of PCIe protocol. Collaborate with cross-functional teams (design, architecture, firmware). Ensure compliance with protocol specifications and performance goals. Required Skills : 10+ years of experience in IP-level verification . Strong hands-on expertise in SV/UVM-based verification. Solid understanding of PCIe Gen6 and/or Gen5 , particularly MAC and Transport layers . Proficient in debugging, simulation tools, and scripting (Python/Perl/TCL). Excellent communication and teamwork skills.

Posted Date not available

Apply

12.0 - 20.0 years

25 - 40 Lacs

bengaluru

Hybrid

DV Manager: 12+ Years Location: Bangalore Notice: 0 - 15 Days Summary Senior technical leadership position responsible for ASIC/RTL design verification, team management, and implementation of verification strategies using advanced tools and methodologies. Key ResponsibilitiesResponsibilities 1 Lead and manage verification team of 10+ members (Must have) 2 Develop and implement verification strategies using System Verilog 3 Oversee OVM/UVM implementation and verification processes 4 Manage simulation environments across multiple platforms (Synopsys/Mentor Graphics/Cadence) 5 Drive scripting and automation initiatives 6 Lead debugging and analysis of complex digital design issues 7 Oversee verification of processor subsystems 8 Manage validation suite creation and automation 9 Guide silicon bring up and testing processes 10 Ensure quality and completeness of verification deliverables Qualifications & SkillsEducation B.E/B.Tech/M.E/M.Tech in Electrical/Electronic Engineering Experience 12+ years in ASIC/RTL design verification Skills: System Verilog Testbench Architecture, OVM, UVM expertise, Simulator tools (Synopsys/Mentor Graphics/Cadence), Scripting languages (Perl, Python, Shell, Tcl/Tk), Hardware verification languages (SystemVerilog, SystemC), Hardware description languages (Verilog, VHDL), AMBA, AHB, AXI, JTAG protocols, Gate-Level Simulation and Debugging, Processor subsystems (ARM/RISC), Silicon testing and bench application. Contact: 91 97041 22348 / hr@singhtechservices.com

Posted Date not available

Apply

5.0 - 8.0 years

6 - 10 Lacs

bengaluru

Work from Office

A Design Verification Engineer (DVE) is responsible for ensuring the functionality and reliability of electronic designs through rigorous testing and validation. They work closely with design teams to develop and execute comprehensive verification plans, identify and resolve design flaws, and ensure compliance with industry standards and specifications. Essentially, they act as the gatekeepers of quality for new products, ensuring they meet performance and reliability goals before release. Key Responsibilities: Developing and Executing Verification Plans: DVEs create detailed test plans, testbenches, and verification components to thoroughly test digital designs. Collaborating with Design Teams: They work closely with logic designers, architects, and other stakeholders to understand design specifications and requirements. Using Simulation and Analysis Tools: DVEs utilize various simulation and analysis tools to validate designs and identify potential issues. Troubleshooting and Debugging: They analyze failing tests, identify root causes of design flaws, and work with design teams to implement solutions. Ensuring Compliance: DVEs verify that designs meet all relevant industry standards, regulations, and performance requirements. Documenting Verification Activities: They maintain detailed records of verification plans, test results, and identified issues. Staying Up-to-Date: DVEs keep abreast of the latest verification methodologies, tools, and technologies. Participating in Design Reviews: They contribute to design reviews, offering insights and feedback to improve the overall quality of the design. Required Skills and Qualifications: Hardware Description Languages (HDLs): Proficiency in languages like Verilog, VHDL, or SystemVerilog is essential. Verification Methodologies: Knowledge of methodologies like UVM (Universal Verification Methodology) is crucial for developing sophisticated testbenches. Simulation Tools: Familiarity with industry-standard simulation tools (e.g., ModelSim, VCS, Verdi) is required. Scripting Languages: Experience with scripting languages like Python or Perl is often needed for automation and test environment development. Problem-Solving Skills: DVEs need strong analytical and troubleshooting skills to identify and resolve complex design issues. Communication Skills: Effective communication is vital for collaborating with design teams and presenting findings. Education: A Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or a related field is typically required.

Posted Date not available

Apply

5.0 - 8.0 years

7 - 11 Lacs

pune

Work from Office

Role Purpose The purpose of this role is to lead the VLSI development and design of the system by defining the various functionalities, architecture, layout and implementation for a client Do 1. Lead end to end VLSI components & hardware systems a. Design, analyze, develop, modify and evaluate the VLSI components and hardware systems b. Determine architecture and logic design verification through software developed for component and system simulation c. Analyze designs to establish operating data, conducts experimental tests and evaluates results to enable prototype and production VLSI solutions d. Conduct system evaluations and make appropriate recommendations to modify designs or repair equipment as needed e. Allocates modules for testing and verification and reviews data and project documentation f. Provides guidance on technical escalations and review regression testing data g. Prepares documentation containing information such as test case and product scripts for IP and publishes it to the client for feedback and review h. Ensures all project documentation is complete and uploaded as per technical specifications required by the client 2. Provide customer support & governance of VLSI components & hardware systems a. Identify and recommend system improvements to improve technical performance b. Inspect VLSI components & hardware systems to ensure compliance with all applicable regulations and safety standards c. Be the first point of contact to provide technical support to client and help debug specific, difficult in-service engineering problems d. Evaluate operational systems, prototypes and proposals and recommend repair or design modifications based on factors such as environment, service, cost, and system capabilities 3. Team Management a. Resourcing i. Forecast talent requirements as per the current and future business needs ii. Hire adequate and right resources for the team iii. Train direct reportees to make right recruitment and selection decisions b. Talent Management i. Ensure 100% compliance to Wipros standards of adequate onboarding and training for team members to enhance capability & effectiveness ii. Build an internal talent pool of HiPos and ensure their career progression within the organization iii. Promote diversity in leadership positions c. Performance Management i. Set goals for direct reportees, conduct timely performance reviews and appraisals, and give constructive feedback to direct reports. ii. Incase of performance issues, take necessary action with zero tolerance for will based performance issues iii. Ensure that organizational programs like Performance Nxt are well understood and that the team is taking the opportunities presented by such programs to their and their levels below d. Employee Satisfaction and Engagement i. Lead and drive engagement initiatives for the team ii. Track team satisfaction scores and identify initiatives to build engagement within the team iii. Proactively challenge the team with larger and enriching projects/ initiatives for the organization or team iv. Exercise employee recognition and appreciation Mandatory Skills: VLSI Physical Place and Route. Experience: 5-8 Years.

Posted Date not available

Apply
cta

Start Your Job Search Today

Browse through a variety of job opportunities tailored to your skills and preferences. Filter by location, experience, salary, and more to find your perfect fit.

Job Application AI Bot

Job Application AI Bot

Apply to 20+ Portals in one click

Download Now

Download the Mobile App

Instantly access job listings, apply easily, and track applications.

Featured Companies