Posted:2 months ago|
Platform:
Work from Office
Full Time
Description: Experience : 5yrs to 8yrs. Responsible for Design and development of critical analog, mixed-signal, custom digital block, and full chip level integration support. • Expertise in Cadence VLE/VXL and Mentor Graphic Calibre DRC/LVS is a must. • Perform layout verification like LVS/DRC/Antenna, quality check and support documentation. • Responsible for on-time delivery of block-level layouts with acceptable quality. • Excellent problem-solving skills in physical verification of custom layout. • Demonstrate high quality and accurate execution to meet project schedule/milestones in multiple project environment. • Ability to guide junior team-members in their execution of Sub block-level layouts & review critical items. • Contribute to effective project-management. • Effectively communicating with Local engineering teams to assure the success of layout project. Educational Background • BE or MTech in Electronic/VLSI Engineering • 5 + year experience in analog/custom layout design in advanced CMOS process. NOTE: **custom layout or analog layout with TSMC 3nm/5nm7nm/16nm Finfet & 5+ exp **** TSMC 3nm Exp - MANDATORY.
Acesoft Labs
Upload Resume
Drag or click to upload
Your data is secure with us, protected by advanced encryption.
My Connections Acesoft Labs
Hyderabad
25.0 - 32.5 Lacs P.A.
Hyderabad
5.5 - 9.0 Lacs P.A.
Kolkata
1.25 - 3.0 Lacs P.A.