Jobs
Interviews

5 Coherency Jobs

Setup a job Alert
JobPe aggregates results for easy application access, but you actually apply on the job portal directly.

3.0 - 7.0 years

0 Lacs

karnataka

On-site

You will need a Bachelor's degree in Electrical Engineering or Computer Science, or equivalent practical experience. It is essential to have experience in verifying digital reasoning at Register-Transfer Level (RTL) using SystemVerilog or C/C++. Additionally, you should have experience with verification components and environments in standard verification methodology, as well as experience in verifying digital systems using standard Internet Protocols (IP) components/interconnects. Familiarity with coding languages and software development frameworks is also required. A Master's degree in Electrical Engineering or Computer Science, or a PhD in Electrical Engineering or Computer Science, or equivalent practical experience is preferred. Candidates with an architectural background in Hierarchies, Coherency, Memory Consistency Models, Peripheral Component Interconnect Express (PCIe), Packet Processors, Security, or Clock and Power Controllers will be given preference. Experience with building verification methodologies that span simulation, emulation, and Field Programmable Gate Array (FPGA) prototypes is also desirable. Additionally, experience with performance verification of System on a Chip (SOCs), pre-Silicon analysis, and post-Silicon correlation, as well as familiarity with Interconnect Protocols, is a plus. As part of the team developing custom silicon solutions for Google's direct-to-consumer products, you will have the opportunity to contribute to innovative products with a global reach. Your role will involve shaping the next generation of hardware experiences, focusing on delivering exceptional performance, efficiency, and integration. Google's mission is to organize the world's information and make it universally accessible and useful. By combining the best of Google AI, Software, and Hardware, our team strives to create profoundly helpful experiences through research, design, and development of new technologies and hardware. Your responsibilities will include planning and executing the verification of the next generation configurable Infrastructure Internet Protocols (IPs), interconnects, and memory subsystems. You will be expected to create and enhance constrained-random verification environments using SystemVerilog, develop cross-language tools and scalable verification methodologies, identify and write various coverage measures for stimulus and corner-cases, and collaborate with design engineers to debug tests and deliver functionally correct blocks and subsystems. Closing coverage measures to identify verification gaps and demonstrate progress towards tape-out will also be part of your role.,

Posted 1 week ago

Apply

10.0 - 14.0 years

0 Lacs

karnataka

On-site

The ideal candidate for this role should have a Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience. Additionally, a minimum of 10 years of experience in creating and utilizing verification components and environments in standard verification methodology is required. Experience in verifying digital systems using standard IP components/interconnects such as microprocessor cores and hierarchical memory subsystems is also essential. Preferred qualifications include a Master's degree or PhD in Electrical Engineering, Computer Engineering, or Computer Science with a focus on computer architecture. Candidates should also have experience in low-power design verification, as well as familiarity with Interconnect Protocols like AHB, AXI, ACE, CHI, CCIX, and CXL. Furthermore, expertise in Architectural backgrounds related to Caches Hierarchies, Coherency, Memory Consistency Models, DDR/LPDDR, PCIe, Packet Processors, Security, Clock, and Power Controllers is advantageous. As a member of the team, you will be involved in developing custom silicon solutions that drive Google's direct-to-consumer products. Your contributions will play a crucial role in shaping innovative products that are cherished by millions globally. Your skills and knowledge will influence the future of hardware experiences, ensuring exceptional performance, efficiency, and integration. Google's mission is to organize the world's information and make it universally accessible and useful. By combining Google AI, Software, and Hardware expertise, our team creates groundbreaking experiences that are incredibly beneficial. We are dedicated to researching, designing, and developing new technologies and hardware to enhance computing speed, seamlessness, and power. Our ultimate goal is to enhance people's lives through innovative technology solutions. Key Responsibilities: - Verify designs using advanced verification techniques and methodologies. - Collaborate across functions to troubleshoot failures and validate the functional accuracy of designs. - Develop comprehensive test plans encompassing verification strategy, environment, components, stimulus, checks, and coverage, ensuring user-friendly documentation. - Lead the verification of next-generation configurable Infrastructure IPs, interconnects, and memory subsystems. - Collaborate with design engineers to debug tests and deliver functionally sound blocks and subsystems. Monitor coverage metrics to pinpoint verification gaps and demonstrate progress towards tape-out.,

Posted 2 weeks ago

Apply

3.0 - 7.0 years

0 Lacs

karnataka

On-site

As a Verification Engineer at Google, you will play a crucial role in the development of custom silicon solutions that drive the future of Google's direct-to-consumer products. Your contributions will be instrumental in the innovation process behind products that are cherished by millions globally. Your expertise will be pivotal in shaping the upcoming generation of hardware experiences, ensuring exceptional performance, efficiency, and integration. Your primary responsibility will involve planning and executing the verification of the next generation configurable Infrastructure Internet Protocols (IPs), interconnects, and memory subsystems. You will be tasked with creating and refining constrained-random verification environments using SystemVerilog, as well as developing cross-language tools and scalable verification methodologies. In this role, you will be expected to identify and implement various coverage measures for stimulus and corner-cases, ensuring comprehensive testing coverage. Collaborating closely with design engineers, you will debug tests to deliver functionally correct blocks and subsystems, while also closing coverage measures to pinpoint verification gaps and showcase progress towards tape-out. To be successful in this position, you should possess a Bachelor's degree in Electrical Engineering or Computer Science, or equivalent practical experience. Additionally, experience in verifying digital reasoning at the Register-Transfer Level (RTL) using SystemVerilog or C/C++, along with familiarity with verification components and environments in standard verification methodology, is essential. Proficiency in coding languages, software development frameworks, and experience with digital systems using standard Internet Protocols (IP) components/interconnects will be advantageous. Preferred qualifications include a Master's degree or PhD in Electrical Engineering or Computer Science, or equivalent practical experience. A background in architecture with a focus on Hierarchies, Coherency, Memory Consistency Models, and experience with verification methodologies spanning simulation, emulation, and Field Programmable Gate Array (FPGA) prototypes will be beneficial. Additionally, experience with performance verification of Systems on a Chip (SOCs), pre-Silicon analysis, post-Silicon correlation, and Interconnect Protocols would be advantageous. Join our dynamic team at Google, where we combine the best of Google AI, Software, and Hardware to create innovative and helpful experiences. We are dedicated to researching, designing, and developing new technologies and hardware to enhance computing speed, seamlessness, and power, ultimately striving to improve people's lives through technology.,

Posted 2 weeks ago

Apply

3.0 - 7.0 years

0 Lacs

karnataka

On-site

As a Verification Engineer at Google, you will play a crucial role in ensuring the functionality and performance of Google's custom silicon solutions. You will be responsible for verifying digital systems, including infrastructure IP, interconnects, caches, memory management, and system services. Your expertise will be instrumental in shaping the next generation of hardware experiences, delivering unmatched performance, efficiency, and integration. Your responsibilities will include planning and executing the verification of configurable Infrastructure IPs, interconnects, and memory subsystems. You will develop and enhance constrained-random verification environments using SystemVerilog and Universal Verification Methodology (UVM). Additionally, you will create cross-language tools and scalable verification methodologies to ensure comprehensive testing coverage. To excel in this role, you should have a Bachelor's degree in Electrical Engineering or Computer Science, or equivalent practical experience. You should possess experience in verifying digital systems using standard IP components/interconnects, such as microprocessor cores and hierarchical memory subsystems. Proficiency in Design Verification Test, SystemVerilog, Verilog, Computer Architecture, System On a Chip, C, C++, and Python is required. Experience in creating and using verification components and environments in standard verification methodology, scripting languages, and software development frameworks is essential. Preferred qualifications for this position include a Master's degree or PhD in Electrical Engineering or Computer Science, along with 3 years of experience in areas such as Caches Hierarchies, Coherency, Memory Consistency Models, DDR/LPDDR, PCIe, Packet Processors, Security, or Clock and Power Controllers. Experience with building verification methodologies spanning simulation, emulation, and Field Programmable Gate Array (FPGA) prototypes is advantageous. Knowledge of Interconnect Protocols (e.g., AHB, AXI, ACE, CHI, CCIX, CXL), performance verification of SOCs, pre-Silicon analysis, and post-Silicon correlation is also beneficial. Join our team at Google and be part of the innovation that drives the future of direct-to-consumer products. Your contributions will have a global impact, shaping products loved by millions worldwide. Embrace the opportunity to work on the verification of Google's System on a Chip (SOC) offerings, collaborating with hardware architects and design engineers to deliver cutting-edge hardware experiences. Your role will involve developing performance Virtual IP address (VIPs) for supported protocols, deploying verification stacks across diverse IPs, and building generalized system topology abstractions. Together, we will develop methodologies and tools to tackle complex challenges and advance technology for the betterment of society.,

Posted 1 month ago

Apply

5.0 - 8.0 years

5 - 8 Lacs

Noida, Uttar Pradesh, India

On-site

Responsible for functional verification involving coherent and non-coherent IP designs. Collaborating with market leaders in High Performance Computing, Data Centre, Mobile/Client, Automotive, and IoT segments to define and develop products that meet complex verification requirements. Architecting and building SystemVerilog UVM-based verification components, testbenches, checkers, scoreboards, and verification IPs. Developing verification plans and driving functional coverage-driven verification closure of real designs. Debugging and resolving issues in verification environments to ensure robust and reliable verification processes. The Impact You Will Have: Enhancing the reliability and performance of high-performance computing and data center systems through rigorous verification processes. Contributing to the advancement of mobile and client devices by ensuring the integrity and functionality of their verification protocols. Driving innovation in the automotive sector by developing robust verification solutions for automotive systems. Supporting the growth of IoT applications by providing reliable and efficient verification for IoT devices. Collaborating with industry leaders to shape the future of system verification and contribute to technological advancements. Ensuring the successful implementation and integration of verification IPs, thereby enhancing the overall quality of our products. What You'll Need: B.E/B.Tech in Electrical Engineering/Electronics & Communications Engineering with 5-8 years of relevant experience, OR M.E/M.Tech in VLSI Design/Microelectronics with 4-8 years of relevant experience. Hands-on experience in architecting and building SystemVerilog UVM-based verification components, testbenches, checkers, scoreboards, and verification IPs. In-depth understanding of cache coherency protocols such as Protocol experience: Should have experience in any of the protocols, UCIe / PCIe / CXL / Unipro / USB / MIPI / HDMI / Ethernet / DDR / LPDDR / HBM memory protocol. Experience in creating verification plans and achieving functional coverage-driven verification closure of real designs. Proficiency in writing scripts using Perl, Python, and Shell scripting.

Posted 2 months ago

Apply
cta

Start Your Job Search Today

Browse through a variety of job opportunities tailored to your skills and preferences. Filter by location, experience, salary, and more to find your perfect fit.

Job Application AI Bot

Job Application AI Bot

Apply to 20+ Portals in one click

Download Now

Download the Mobile App

Instantly access job listings, apply easily, and track applications.

Featured Companies