Home
Jobs

688 Uvm Jobs - Page 7

Filter
Filter Interviews
Min: 0 years
Max: 25 years
Min: ₹0
Max: ₹10000000
Setup a job Alert
JobPe aggregates results for easy application access, but you actually apply on the job portal directly.

8.0 - 9.0 years

8 - 20 Lacs

Pune, Maharashtra, India

On-site

Foundit logo

* Identify verification environment requirements from its various sources (Specifications, Design functionality, Interfaces, etc ) * Generate verification test plan, verification environment documentation and test environment usage documentation * Define, develop, and verify complex UVM verification environments * Evaluates and exercises various aspects of the development flow. May include such items as Verilog/SystemVerilog development, functional simulation, constraint development, test planning, behavioral modelling, and verification coverage metrics (functional coverage and code coverage) * Collaborate with architect, designers , VIP team to accomplish tasks. * Identify design problems, possible corrective actions and/or inconsistencies on documented functionality * Work with peers to improve methodologies and improve execution efficiency. * Adhere to quality standards and good test and verification practices. * Work as a lead, mentor junior engineers, and help them in debugging complex problems. * Able to Support Customer issues, by their reproduction and analysis. * Should be able multitask between different activities. Key Qualifications * Proven desire to learn and explore new state of the art technologies * Demonstrate good written and spoken English communication skills * Demonstrate good review and problem-solving skills * Knowledgeable with Verilog, VHDL and/or SystemVerilog * Knowledgeable with scripting languages (BASH/TCSH/PERL/PYTHON/TCL) is a plus * Understanding of verification methodology such as UVM . * Good organization and communication skills * Be a solution provider. * 8+ years of relevant experience

Posted 2 weeks ago

Apply

5.0 - 8.0 years

5 - 8 Lacs

Noida, Uttar Pradesh, India

On-site

Foundit logo

Responsible for functional verification involving coherent and non-coherent IP designs. Collaborating with market leaders in High Performance Computing, Data Centre, Mobile/Client, Automotive, and IoT segments to define and develop products that meet complex verification requirements. Architecting and building SystemVerilog UVM-based verification components, testbenches, checkers, scoreboards, and verification IPs. Developing verification plans and driving functional coverage-driven verification closure of real designs. Debugging and resolving issues in verification environments to ensure robust and reliable verification processes. The Impact You Will Have: Enhancing the reliability and performance of high-performance computing and data center systems through rigorous verification processes. Contributing to the advancement of mobile and client devices by ensuring the integrity and functionality of their verification protocols. Driving innovation in the automotive sector by developing robust verification solutions for automotive systems. Supporting the growth of IoT applications by providing reliable and efficient verification for IoT devices. Collaborating with industry leaders to shape the future of system verification and contribute to technological advancements. Ensuring the successful implementation and integration of verification IPs, thereby enhancing the overall quality of our products. What You'll Need: B.E/B.Tech in Electrical Engineering/Electronics & Communications Engineering with 5-8 years of relevant experience, OR M.E/M.Tech in VLSI Design/Microelectronics with 4-8 years of relevant experience. Hands-on experience in architecting and building SystemVerilog UVM-based verification components, testbenches, checkers, scoreboards, and verification IPs. You will be responsible for functional verification involving coherent and non-coherent IP designs. Proficiency in writing scripts using Perl, Python, and Shell scripting.

Posted 2 weeks ago

Apply

3.0 - 5.0 years

3 - 7 Lacs

Bengaluru / Bangalore, Karnataka, India

On-site

Foundit logo

Expertise in UVM and System Verilog Experience in verification IP modelling with knowledge of test case coding, scoreboard design, assertions, checkers & functional coverage. Involved & played a driving role in the development of reusable Verification environments for at least 2 verification projects using VMM/OVM/UVM methodologies. Protocol experience: Should have experience on UCIe / PCIe / CXL / Unipro / USB / MIPI / HDMI / Ethernet / DDR / LPDDR / HBM memory protocol

Posted 2 weeks ago

Apply

4.0 - 8.0 years

4 - 8 Lacs

Bengaluru / Bangalore, Karnataka, India

On-site

Foundit logo

What You ll Be Doing: Understanding design specifications, defining verification scopes, developing test plans, tests, and verification infrastructure. Implementing and analyzing System Verilog assertions and coverage (code, toggle, functional). Collaborating with other verification team members to develop and execute verification test cases. Leading and mentoring junior engineers, helping them debug complex problems. Working with architects, designers, and pre- and post-silicon verification teams to accomplish tasks. Adhering to quality standards and best verification practices. Ramping up on new verification tools and methodologies using Synopsys products to enable customers. Developing innovative solutions to problems independently. Setting task-level goals and consistently meeting schedules. Collaborating with other Synopsys teams, including BU AEs and Sales, to develop and deploy tool and IP solutions. The Impact You Will Have: Ensuring the correctness and reliability of complex SoC designs. Enhancing the efficiency and effectiveness of verification processes. Mentoring and developing the skills of junior engineers. Contributing to the successful delivery of high-quality SoC products to market. Driving innovation in verification methodologies and tools. Strengthening Synopsys position as a leader in the semiconductor industry through your technical expertise. What You ll Need: B.E/B. Tech/M. E/M. Tech in electronics with 4-8 years of experience in the verification domain. Experience in IP level or SoC level verification. Proficiency in processor-based SoC level verification, including Verilog, System Verilog, and UVM. Hands-on experience with verification tools such as VCS and waveform analyzers. Experience with third-party VIP integration (e.g., Synopsys VIPs). Proficiency in UVM, C/C++, and System Verilog verification languages. Understanding of AXI-AMBA protocol variants. Experience with scripting languages (shell, Makefile, Perl). Strong understanding of design concepts and ASIC flow. Strong problem-solving, analytical, and debugging skills. Experience with ARM core verification and ARM-based technologies. Experience with USB, PCIe, and MIPI protocols. Excellent communication skills. Who You Are: An innovative thinker with a passion for technology and verification. A collaborative team player who excels in dynamic environments. An excellent communicator who can articulate complex ideas clearly. A problem solver with a keen eye for detail and quality. A mentor and leader committed to developing the skills of junior engineers. A lifelong learner dedicated to staying at the forefront of technological advancements.

Posted 2 weeks ago

Apply

2.0 - 7.0 years

5 - 9 Lacs

Hyderabad / Secunderabad, Telangana, Telangana, India

On-site

Foundit logo

What You ll Need: Looking for 2+yrs experience with BTech / MTech in VLSI / Electronics/Microelectronics Knowledge or hands-onexpertise/analysis of Analog and digital CMOS circuit designs Knowledge on electrical circuit networks and analysis Knowledge or hands-on Verilog/System Verilog languages and supported methodologies like VMM, UVM Must be able write/modify testcases, checkers, scoreboards in a system Verilog based test environment AMS verification experience in high speed Serdes designs supportingmulti-protocols is an advantage. Experience with the Synopsys Analog mixed-signal design tool set is an advantage. Modelling languages Verilog-a/ams can be an advantage Programming/scripting know-how e. g. tcl, perl, python Experience with Linux Good communication skills, ability to take ownership Self-organized to ensure that project timescales are met

Posted 2 weeks ago

Apply

7.0 - 12.0 years

7 - 13 Lacs

Bengaluru / Bangalore, Karnataka, India

On-site

Foundit logo

Expertise in UVM and System Verilog Experience in verification IP modelling with knowledge of test case coding, scoreboard design, assertions, checkers & functional coverage. Involved & played a driving role in the development of reusable Verification environments for at least 2 verification projects using VMM/OVM/UVM methodologies. Protocol experience: Should have experience on UCIe / PCIe / CXL / Unipro / USB / MIPI / HDMI / Ethernet / DDR / LPDDR / HBM memory protocol Job responsibilities: Able to contribute to the development of the VIP Responsible & can be relied on for review sign-off of VIP development and updates from a technical perspective including methodology and protocol functional prospective. Liaison with Architects/methodology experts to achieve resolutions on issues or driving output from an architecture/methodology perspective. Locally should be to be go-to person on all technical aspects of VIP At Synopsys, we want talented people of every background to feel valued and supported to do their best work. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, age, military veteran status, or disability.Apply Now Save Relevant Jobs Senior Staff Product Engineer, R&D-7683Aschheim, GermanyEngineering Principal Analog Design EngineerMississauga, CanadaEngineering Verdi InternshipHsinchu, TaiwanInterns/Temp

Posted 2 weeks ago

Apply

3.0 - 7.0 years

3 - 7 Lacs

Hyderabad / Secunderabad, Telangana, Telangana, India

On-site

Foundit logo

We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content Join us to transform the future through continuous technological innovation, You Are: You are an experienced and motivated professional with a passion for solving challenging technical problems in the verification domain You are open to continuous learning and thrive on working with cutting-edge technologies You possess excellent communication skills and enjoy collaborating with domain experts across global locations You have a strong foundation in digital design, HDLs, and System Verilog, and you are proficient in using verification technologies Your attention to detail and innovative mindset make you a valuable team player who partners effectively with multiple stakeholders You are self-organized, motivated, and capable of multitasking in a dynamic environment, What Youll Be Doing: Working on challenging technical problems in the verification domain under the Synopsys Verification Platform, Engaging with HDL/HVL methodologies and dynamic simulation aspects, including debugging, Collaborating with global teams to propose and implement solutions, Utilizing your knowledge of UNIX, Tcl, and other scripting languages to enhance productivity, Participating in continuous learning and staying updated with the latest verification technologies, Contributing to a diverse environment and interacting with domain experts across various locations, The Impact You Will Have: Accelerating the design and verification of high-performance silicon chips, Enhancing the usability and adoption of Synopsys verification products and solutions, Optimizing chip designs for power, cost, and performance, thereby reducing project schedules, Driving technological innovation and contributing to the development of next-generation processes and models, Fostering collaboration and knowledge sharing within a global team, Supporting the creation of advanced technologies that power self-driving cars, AI, the cloud, 5G, and IoT, What Youll Need: Bachelors degree in Electronics with 3+ yearsexperience or a Masters degree in Electronics with 2+ yearsexperience, Proficiency in verification technologies such as Simulation, UVM, SVA, and LRM, Experience with Synopsys EDA tools (e-g, VCS, Verdi) is an advantage, Strong fundamentals in digital design, HDLs (Verilog/VHDL), and System Verilog, Excellent written and oral communication skills for effective global team interactions, Who You Are: A team player with a collaborative mindset and the ability to work with multiple stakeholders, A detail-oriented and innovative thinker who can propose effective solutions, Motivated, proactive, and self-organized with good social communication skills, Open to travel and capable of multitasking in a dynamic environment, The Team Youll Be A Part Of: You will be part of our Silicon Design & Verification business unit, which focuses on building high-performance silicon chips faster We are the leading provider of solutions for designing and verifying advanced silicon chips, and we develop next-generation processes and models to manufacture these chips Our team is dedicated to optimizing chips for power, cost, and performance, and we work collaboratively with global experts to drive innovation, Rewards and Benefits: We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs Our total rewards include both monetary and non-monetary offerings Your recruiter will provide more details about the salary range and benefits during the hiring process,

Posted 2 weeks ago

Apply

8.0 - 9.0 years

8 - 9 Lacs

Noida, Uttar Pradesh, India

On-site

Foundit logo

The environment must support identifying verification environment requirements from various sources like specifications, design functionality, and interfaces. It needs to generate verification test plans, verification environment documentation, and test environment usage documentation. The environment should allow you to define, develop, and verify complex UVM verification environments. It must enable evaluating and exercising various aspects of the development flow , including Verilog/SystemVerilog development, functional simulation, constraint development, test planning, behavioral modeling, and verification coverage metrics (functional coverage and code coverage). The environment should facilitate collaboration with architects, designers, and VIP teams. It needs to help identify design problems, possible corrective actions, and inconsistencies in documented functionality. The environment should support improving methodologies and execution efficiency. It must adhere to quality standards and good test and verification practices. The environment should assist leads in mentoring junior engineers and debugging complex problems. It needs to support reproduction and analysis of customer issues. The environment's infrastructure should allow for multitasking between different activities. It requires knowledge of Verilog, VHDL, and/or SystemVerilog. Proficiency with scripting languages (BASH/TCSH/PERL/PYTHON/TCL) is a plus. An understanding of UVM verification methodology is essential.

Posted 2 weeks ago

Apply

7.0 - 12.0 years

3 - 12 Lacs

Delhi, India

On-site

Foundit logo

Expertise in UVM and System Verilog. Experience in verification IP modeling with knowledge of test case coding, scoreboard design, assertions, checkers & functional coverage. Involved & played a driving role in the development of reusable Verification environments for at least 2 verification projects using VMM/OVM/UVM methodologies. Protocol experience: Should have experience on UCIe / PCIe / CXL / Unipro / USB / MIPI / HDMI / Ethernet / DDR / LPDDR / HBM memory protocol. Job Responsibilities: Able to contribute to the development of the VIP. Responsible & can be relied on for review sign-off of VIP development and updates from a technical perspective including methodology and protocol functional prospective. Liaison with Architects/methodology experts to achieve resolutions on issues or driving output from an architecture/methodology

Posted 2 weeks ago

Apply

3.0 - 7.0 years

3 - 7 Lacs

Noida, Uttar Pradesh, India

On-site

Foundit logo

Participate in development of verification test plan, verification environment documentation, and test environment usage documentation. Evaluate and exercise various aspects of the development flow. May include such items as Verilog/SystemVerilog development, functional simulation, constraint development, test planning, behavioral modeling, and verification coverage metrics (functional coverage and code coverage). Collaborate with architects, designers, VIP team, and peers to accomplish all verification goals. Identify design problems, possible corrective actions, and/or inconsistencies on documented functionality. Adhere to quality standards and good test and verification practices. May work to coach junior engineers and help them in debugging complex problems. Key Qualifications: Proven desire to learn and explore new state-of-the-art technologies. Demonstrate good written and spoken English communication skills. Demonstrate good review and problem-solving skills. Knowledgeable with Verilog, VHDL, and/or SystemVerilog. Knowledgeable with scripting languages (BASH/TCSH/PERL/PYTHON/TCL) is a plus. Understanding of verification methodology such as UVM. Good organization and communication skills. 5+ years of relevant experience.

Posted 2 weeks ago

Apply

3.0 - 6.0 years

3 - 6 Lacs

Noida, Uttar Pradesh, India

On-site

Foundit logo

Working on Functional Verification of High-Speed PHY IPs for DDRxx, LPDDRxx, PCIex, Display, and HDMI protocol standards. Studying IP/design blocks/Firmware Specifications and building/updating verification plans and test cases. Building/updating functional verification environments to execute test plans. Developing DV/Firmware test benches, test plans, and test cases. Implementing checkers, assertions, random test generators, high-level transactional models, and bus functional models (BFMs). Performing simulation, random and focused stimulus generation, and coverage analysis. Collaborating closely with digital designers for debugging and achieving desired coverage. Developing architecture and micro-architecture knowledge of complex digital design blocks under test. The Impact You Will Have: Ensuring the high quality and reliability of our High-Speed PHY IPs. Contributing to the successful delivery of cutting-edge technology solutions. Enhancing the performance and functionality of our products through rigorous verification. Driving innovation and excellence in our verification processes. Supporting the rapid integration of capabilities into SoC designs. Enabling our customers to bring differentiated products to market quickly with reduced risk. What You'll Need: B. Tech/M. Tech in EC/CS with 3-6 years of relevant experience in pre-silicon verification of complex PHY IPs, ASIC, or SoC designs. Understanding of functional verification flow with experience on industry-standard development and verification tools and methodologies such as VMM, OVM/UVM, and System Verilog. Proficiency in System Verilog Assertions, code and functional coverage implementation, and review. Excellent debug and diagnostic skills. Experience with scripting and automation using TCL, PERL, or Python.

Posted 2 weeks ago

Apply

10.0 - 15.0 years

10 - 14 Lacs

Bengaluru / Bangalore, Karnataka, India

On-site

Foundit logo

What You ll Need: MSEE or BSEE with 10+ years of digital design and verification experience. Strong understanding of verification methodologies like System Verilog and UVM. Familiarity with RTL coding and design principles. Proficiency in scripting languages like Perl and Python for automation. Excellent debugging and troubleshooting abilities. Experience with test chip and full chip knowledge is an advantage. Proven leadership and team-building skills.

Posted 2 weeks ago

Apply

7.0 - 12.0 years

7 - 12 Lacs

Bengaluru / Bangalore, Karnataka, India

On-site

Foundit logo

We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content Join us to transform the future through continuous technological innovation, You Are: You are a highly skilled and experienced SoC Verification Lead with a passion for pushing the boundaries of technology With a minimum of 12 years of experience in the SoC/IP/Subsystems verification domain, you possess deep technical expertise in various aspects of pre-silicon verification, including UVM, coverage analysis, verification plan creation, and debugging You have a strong understanding of design concepts and ASIC flows, and you are adept at leading teams to perform verification on complex SoC/IP/Subsystems Your knowledge of protocols such as PCIe, Ethernet, USB, and DDR, along with your hands-on experience with verification tools like VCS, waveform analyzers, and third-party VIP integration, makes you an invaluable asset Excellent communication skills and the ability to mentor and guide your team are key aspects of your profile You are proactive, able to anticipate and mitigate risks, and committed to adhering to high-quality standards, What Youll Be Doing: Working with Synopsys customers to understand their needs and define verification scope and activities, Understanding the complexity and requirements of verification and proposing resource requirements to complete the activities, Leading a team of engineers to perform various pre-silicon verification activities on IPs/Subsystems, Anticipating problems and risks and working towards a resolution and risk mitigation plan, Assisting and mentoring the team in day-to-day activities and growing the capabilities of the verification team for future assignments, Reviewing various results and reports to provide continuous feedback to the team and improve the quality of deliverables, Reporting status to management and providing suggestions to resolve any issues that may impact execution, Collaborating with architects, designers, and pre and post-silicon verification teams to accomplish your tasks, Adhering to quality standards and good test and verification practices, Ramping up on new Verification tools and methodologies using Synopsys Products to enable customers, Working with other Synopsys teams including BU AEs and Sales to develop, broaden, and deploy Tool and IP solutions, The Impact You Will Have: Driving the success of customer projects by ensuring robust and thorough verification of SoC designs, Enhancing Synopsys reputation as a leader in verification through high-quality deliverables and customer satisfaction, Mentoring and growing the verification team, building a strong foundation for future projects, Identifying and mitigating risks early, ensuring smooth project execution and delivery, Improving verification methodologies and practices, contributing to the overall efficiency and effectiveness of the team, Collaborating with cross-functional teams to achieve seamless integration and execution of verification activities, Providing valuable feedback and insights that drive continuous improvement in verification processes and tools, What Youll Need: E/B Technical expertise in various aspects of pre-silicon Verification (UVM, Coverage Analysis, Verification plan creation, debugging, etc), Good knowledge of various protocols (PCIe, Ethernet, USB, DDR, etc) and/or processor/interconnect/debug architecture, Hands-on experience with verification tools such as VCS, waveform analyzers, and third-party VIP integration (such as Synopsys VIPs), Ability to lead a team to perform verification on complex SoC/IP/Subsystems, Experience with planning and managing verification activities for SoC/Subsystems/IPs, Strong understanding of design concepts, ASIC flows, and stakeholders, Good communication skills, Who You Are: A proactive and detail-oriented leader who can guide and mentor a team, An excellent communicator who can collaborate effectively with cross-functional teams, A problem-solver who can anticipate challenges and develop effective mitigation strategies, A continuous learner who stays updated with the latest verification tools and methodologies, A team player who values quality and strives for excellence in deliverables, The Team Youll Be A Part Of: The System Solutions Group (SSG) at Synopsys delivers tool, methodology, architecture, design creation, design verification, and physical implementation expertise to enable leading-edge customers to complete their most challenging SoC design projects Our work spans from sub-blocks to full turnkey end-to-end SoCs Our customers range from start-ups to industry leaders, commercial companies, and government agencies Our customers develop SoCs for high-performance computing, automotive, aerospace & defense, and more, Rewards and Benefits: We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs Our total rewards include both monetary and non-monetary offerings Your recruiter will provide more details about the salary range and benefits during the hiring process,

Posted 2 weeks ago

Apply

5.0 - 10.0 years

5 - 10 Lacs

Noida, Uttar Pradesh, India

On-site

Foundit logo

We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content Join us to transform the future through continuous technological innovation, You Are: You are a skilled Emulation R&D Engineer with over 8 years of experience and a strong academic background in Electronic & Communication or Computer Science Engineering Your expertise in C/C++, OOPS, and HDL languages like System Verilog and Verilog, along with your scripting skills in Perl or TCL, make you a valuable team member You possess knowledge of protocols such as ENET, HDMI, MIPI, AMBA, and UART, and have experience with UVM and Functional Verification You are a resourceful problem-solver, a team player, and have excellent communication skills, What Youll Be Doing: Designing and developing emulation models, Implementing and verifying digital designs using System Verilog and Verilog, Developing scripts in Perl, TCL, or other languages, Collaborating with cross-functional teams, Conducting protocol verification for various standards, Utilizing UVM for design validation, The Impact You Will Have: Enhancing emulation model efficiency, Contributing to high-performance silicon chips, Improving design reliability through verification, Streamlining workflows with automation, Ensuring protocol compliance, Driving technological advancements, What Youll Need: E / M Proficiency in C/C++ and OOPS, Knowledge of digital design and HDL languages, Experience with scripting languages, Familiarity with multiple protocols like ethernet, pcie, cxl, CSI, DSI, UFS AMBA, CHI and UVM, Who You Are: Effective communicator, Team player, Resourceful and detail-oriented, Innovative problem-solver, Adaptable learner, The Team Youll Be A Part Of: Join a dynamic team dedicated to developing and verifying advanced emulation models for high-performance silicon chips Collaborate with cross-functional teams to ensure seamless integration and adherence to industry standards, Rewards and Benefits: We offer a comprehensive range of health, wellness, and financial benefits Your recruiter will provide more details about the salary range and benefits during the hiring process, Inclusion and Diversity: Synopsys considers all applicants for employment without regard to race, color, religion, sex, gender preference, national origin, age, disability, or status as a Covered Veteran in accordance with federal law,

Posted 2 weeks ago

Apply

8.0 - 9.0 years

4 - 8 Lacs

Pune, Maharashtra, India

On-site

Foundit logo

Key Qualifications Proven desire to learn and explore new state of the art technologies Demonstrate good written and spoken English communication skills Demonstrate good review and problem-solving skills Knowledgeable with Verilog, VHDL and/or SystemVerilog Knowledgeable with scripting languages (BASH/TCSH/PERL/PYTHON/TCL) is a plus Understanding of verification methodology such as UVM . Good organization and communication skills Be a solution provider. 8+ years of relevant experience

Posted 2 weeks ago

Apply

3.0 - 7.0 years

3 - 7 Lacs

Bengaluru / Bangalore, Karnataka, India

On-site

Foundit logo

You are an experienced ASIC Digital Design Engineer with a deep understanding of interface protocols such as USB2/3/3.1, PCIe Gen1/2/3/4/5/6, Ethernet, and JESD204B. With a solid background in SERDES/PHY/Controller IP specification and compliance validation, you thrive in dynamic environments where your expertise in SystemVerilog (SV) and Universal Verification Methodology (UVM) is highly valued. You are passionate about delivering high-quality RTL and simulation models, and you excel in developing and reviewing verification plans and environments. Your proactive approach to problem-solving, coupled with your ability to support customers during silicon bring-up and debug phases, makes you an invaluable asset to any team. Your technical prowess is matched by your excellent communication skills, enabling you to effectively collaborate and influence across departments and with external partners. What You'll Be Doing: Developing and reviewing verification plans for SERDES/PHY/Controller IPs. Creating and maintaining verification environments, with a preference for UVM. Conducting RTL, GLS, and co-simulations to ensure comprehensive coverage closure. Delivering high-quality RTL and simulation models to customers. Using third-party VIP for protocol verification and simulation bring-up of protocol subsystems. Supporting customers with IP integration, silicon bring-up, and debugging issues. Demonstrating Testchip+FPGA system demos to customers and at conferences. The Impact You Will Have: Ensuring the compliance and functionality of our interface IPs with industry protocols. Enhancing the quality and reliability of our silicon solutions for customers. Facilitating smooth customer adoption and integration of our IPs. Contributing to successful silicon bring-up and debugging efforts. Showcasing our technological advancements at industry events. Driving innovation and excellence in digital design and verification processes. What You'll Need: Expertise in one or more interface protocols (e.g., USB, PCIe, Ethernet, JESD204B). Proficiency in SystemVerilog (SV) and Universal Verification Methodology (UVM). Experience with SERDES/PHY/Controller IP specification and compliance validation. Strong background in developing and reviewing verification plans and environments. Ability to deliver high-quality RTL and simulation models to customers.

Posted 2 weeks ago

Apply

4.0 - 9.0 years

4 - 9 Lacs

Hyderabad / Secunderabad, Telangana, Telangana, India

On-site

Foundit logo

You are a seasoned digital verification engineer with a passion for innovation and problem-solving With a BE/b-tech degree in electronics or a related engineering field, you bring 3-5 years of hands-on experience in digital verification Your proficiency in system verilog, UVM, coupled with a strong understanding of formal verification techniques, sets you apart You thrive in UNIX/Linux OS environment and have a keen interest in exploring new technologies Your ability to build UVM based testbenches , along with your prior knowledge of EDA tools and simulators, makes you an ideal candidate Excellent English communication skills and the ability to compile verification plans and strategies are essential for this role, What Youll Be Doing: Creation of test plans Development of testbenches Creation of tests both directed and random Functional coverage modelling and review, Code coverage review Debugging and resolving mismatches between design and C-model Integration of third party and internal verification IP Review and improvement of verification test suites and testbench Mentor junior team members Creation of Test plan, test strategy Coverage databases (Fully traceable from test plan and specification) The Impact You Will Have: Driving innovation in processor verification techniques Enhancing the efficiency and effectiveness of our verification mechanisms Contributing to the development of cutting-edge technology that sets Synopsys apart in the industry Ensuring high-quality IP delivery through rigorous verification Supporting the continuous improvement of our hardware verification processes What Youll Need: Bachelors degree in engineering from a reputed college Minimum 3+ years of relevant experience Microprocessor verification experience is an advantage Hands-on experience with SystemVerilog and Verilog Proficiency with Verification methodologies: UVM/OVM Programming skills: C, assembly, Perl, makefile generation Experience with latest verification techniques like formal, low-power, safety etc is an added advantage Who You Are: Innovative thinker with a passion for technology Excellent communicator and collaborator Detail-oriented and highly organized Adept at problem-solving and critical thinking Proactive and self-motivated The Team Youll Be A Part Of: You will be part of a dynamic and innovative team focused on developing and verifying ARC processor IPs Our team values collaboration, creativity, and continuous improvement, and we are dedicated to pushing the boundaries of technology to deliver exceptional products,

Posted 2 weeks ago

Apply

4.0 - 7.0 years

3 - 7 Lacs

Bengaluru

Work from Office

Naukri logo

Responsibilities : - Develop and execute comprehensive verification plans for complex IP blocks and SoCs, including microarchitecture, functional, and performance verification.- Design and implement high-quality testbenches using industry-standard methodologies (e.g., UVM, OVM).- Develop and maintain test suites, including directed tests, constrained random tests, and coverage-driven tests.- Debug and troubleshoot complex verification issues, analyze simulation results, and identify root causes of failures.- Collaborate closely with design engineers, architects, and other verification engineers to ensure timely and successful chip delivery.- Participate in design reviews and contribute to the design process.- Stay abreast of the latest verification methodologies, tools, and industry trends.- Document and report on verification progress, issues, and risks. Qualifications : - 4-7 years of professional experience in functional verification of complex digital designs (IP/SoC).- Strong understanding of digital design fundamentals and verification methodologies.- Expertise in developing and executing testbenches using industry-standard methodologies (e.g., UVM, OVM).- Experience with SystemVerilog, C/C++, and scripting languages (e.g., Perl, Python).- Good understanding of cache coherency protocols.- Experience with high-speed protocols (e.g., PCIe, DDR, Ethernet) is a plus.- Experience with UPF (Unified Power Format) and low-power simulation is a plus.- Excellent problem-solving, analytical, and debugging skills.- Strong communication and interpersonal skills.- Bachelor's or Master's degree in Electrical Engineering, Computer Science, or a related field.

Posted 2 weeks ago

Apply

4.0 - 9.0 years

15 - 30 Lacs

Kochi

Hybrid

Naukri logo

Greeting with HCL Tech! We were looking somebody who is having experience in Design Verification Experience: 4 to 10 Years Location: Kochi Job Description: General verification expertise System Verilog. UVM Understanding of ARM processor based SOCs, AXI / AHB Good knowledge of Processor based C tests for SOC verification (test coding, compilation, loading in TB, failure debug) Strong hands on work experience of test development, simulation along with usage of popular EDA tools Good debug skills – Check that engineer has done reasonable amount of debug in past projects Has logical and methodical approach to debug issues /failures Has used standard tools for debugging, as applicable

Posted 2 weeks ago

Apply

2.0 - 5.0 years

3 - 7 Lacs

Bengaluru

Work from Office

Naukri logo

As a Functional verification engineer, you will be working on IBM server processors/SOC or ASICs used in IBM servers. Develop the verification environment and test bench and creating testcases. Debug fails using waveform, trace tools and debug RTL code Develop skills in IBM Functional verification tools and methodologies. Work with design as well as other key stakeholders in resolving/debugging logic design issues and deliver a quality design Required education Bachelor's Degree Preferred education Master's Degree Required technical and professional expertise 5 + years of experience in Functional Verification of Processors or ASICs. Minimum 3+ years of experience in any of the following Computer architecture knowledge, Processor core design specifications, instruction set architecture and logic verification. Multi-processor cache coherency, Memory subsystem, IO subsystem knowledge, any of the protocols like PCIE/CXL, DDR, Flash, Ethernet etc Knowledge of functional verification methodology - UVM/OVM/System Verilog/SystemC/ Knowledge of HDLs (Verilog, VHDL) Good object-oriented programming skills in C/C++, and any of scripting languages like Python/Perl Development experience on Linux/Unix environments and in GIT repositories and basic understanding of Continues Integration and DevOps workflow Exposure in developing testbench environment, write complex test scenario, debugging and triaging fails Experience in verification coverage closure Preferred technical and professional experience Verify the different functions/components in a PCI Express Controller & high speed SERDES (PHY). Scripting Expertise backed up relevant experience in the same Writing Verification test plans Functional and code coverage analysis and debug Formal verification experience

Posted 2 weeks ago

Apply

7.0 - 12.0 years

14 - 19 Lacs

Bengaluru

Work from Office

Naukri logo

Meet the Team The Common Hardware Group (CHG) delivers the silicon, optics, and hardware platforms for Cisco's core Switching, Routing, and Wireless products. We craft the networking hardware for Enterprises and Service Providers, the Public Sector, and Non-Profit Organizations across the world. Cisco Silicon One (#CiscoSiliconOne) is the only unifying silicon architecture in the market that enables customers to deploy the best-of-breed silicon from Top of Rack (TOR) switches all the way through web scale data centers and across service provider, enterprise networks, and data centers with a fully unified routing and switching portfolio. Come join us and take part in shaping Cisco's ground-breaking solutions by crafting, developing and testing some of the most sophisticated ASICs being developed in the industry. You will engage in dynamic collaboration with verification engineers, designers, and multi-functional teams, working together to ensure the successful verification of the ASIC throughout its lifecycle. Your Impact You will contribute to developing Ciscos progressive data center solutions by crafting industry-leading sophisticated chips, with full exposure to all aspects of our systems and applications, including silicon, hardware, software, telemetry, and security. Specific responsibilities include: Architect block, cluster and top-level DV environment infrastructure. Develop DV infrastructure from scratch. Maintain and improve existing DV environments. Develop test plans and tests for qualifying design at block, cluster and higher-level environments with mix of constraint random and advised stimulus. Ensure complete verification coverage through implementation and review of code and functional coverage. Ensure RTL quality with qualifying the design with Gate Level Simulations on netlist. Collaborate closely with designers, architects, and software teams to address and debug issues during post-silicon bring-up, ensuring seamless integration and efficient performance. Support testing of design in emulation. Lead all aspects of and manage the ASIC bring-up process. Minimum Qualifications Bachelors Degree or equivalent experience in EE, CE, or other related field. 7+ years of related ASIC design verification experience. Proficient in ASIC verification using UVM/System Verilog. Proficient in verifying sophisticated blocks, clusters and top level for ASIC. Experience building test benches from scratch, hands on experience with System Verilog constraints, structures and classes. Scripting experience with Perl and/or Python. Preferred Qualifications Masters Degree in EE or CE with 5+ years of relevant work experience. Experience with Forwarding logic/Parsers/P4. Experience with Veloce/Palladium/Zebu/HAPS. Formal verification (iev/vc formal) knowledge. Demonstrated ability on one or more protocols (PCIe, Ethernet, RDMA, TCP).

Posted 2 weeks ago

Apply

1.0 - 6.0 years

6 - 15 Lacs

Hyderabad, Chennai, Bengaluru

Work from Office

Naukri logo

Role & responsibilities Develop and implement comprehensive verification plans using industry-standard methodologies (e.g., UVM) Design and write robust verification environments (testbenches) to achieve high code coverage Utilize simulation tools (e.g., ModelSim, Cadence Incisive, Synopsys VCS) to verify RTL functionality Debug and analyze verification failures to identify the root cause of design issues Collaborate with RTL design engineers to resolve functional bugs and ensure design revisions meet verification requirements Participate in code reviews and ensure adherence to verification coding standards Stay up-to-date with the latest verification tools and methodologies 5-7 years of experience in design verification for ASICs or SoCs Strong understanding of digital design principles (combinational logic, sequential logic) Proven ability to develop and debug complex verification environments Proficiency in Verilog or VHDL with experience in verification methodologies (e.g., UVM) Experience with simulation tools and scripting languages (e.g., Python, Perl) is a plus Excellent analytical and problem-solving skills Strong communication and collaboration skills to work effectively in a team environment

Posted 2 weeks ago

Apply

5.0 - 10.0 years

7 - 12 Lacs

Bengaluru

Work from Office

Naukri logo

ASIC Design Verification Engineer || UVM/System Verilog || Test benches || Exp 4 to 7 years Meet the Team The Common Hardware Group (CHG) delivers the silicon, optics, and hardware platforms for Cisco's core Switching, Routing, and Wireless products. We design the networking hardware for Enterprises and Service Providers, the Public Sector, and Non-Profit Organizations across the world. Cisco Silicon One (#CiscoSiliconOne) is the only unifying silicon architecture in the market that enables customers to deploy the best-of-breed silicon from Top of Rack (TOR) switches all the way through web scale data centers and across service provider, enterprise networks, and data centers with a fully unified routing and switching portfolio. Come join us and take part in shaping Cisco's ground-breaking solutions by designing, developing and testing some of the most complex ASICs being developed in the industry. Who You'll Work With You will engage in dynamic collaboration with verification engineers, designers, and cross-functional teams, working together to ensure the successful verification of the ASIC throughout its lifecycle. Your Impact You will contribute to developing Ciscos revolutionary data center solutions by designing industry-leading complex chips, with full exposure to all aspects of our systems and applications, including silicon, hardware, software, telemetry, and security. Specific responsibilities include: Architect block, cluster and top-level DV environment infrastructure. Develop DV infrastructure from scratch for block and cluster level environments. Maintain and enhance existing DV environments. Develop test plans and tests for qualifying design at block, and cluster level environments with mix of constraint random and directed stimulus. Ensure complete verification coverage through implementation and review of code and functional coverage. Ensure RTL quality with qualifying the design with Gate Level Simulations on netlist. Collaborate closely with designers, architects, and software teams to address and debug issues during post-silicon bring-up, ensuring seamless integration and optimal performance. Support testing of design in emulation. Minimum Qualifications Bachelors Degree in EE, CE, or other related fi eld. 5+ years of related ASIC design verification experience. Proficient in ASIC verification using UVM/System Verilog. Proficient in verifying complex blocks and/or clusters for ASIC. Experience building test benches from scratch, hands on experience with SystemVerilog constraints, structures and classes. Scripting experience with Perl and/or Python. Preferred Qualifications Experience with Forwarding logic/Parsers/P4. Experience with Veloce/Palladium/Zebu/HAPS. Formal verification (iev/vc formal) knowledge. Domain experience on one or more protocols (PCIe, Ethernet, RDMA, TCP).

Posted 2 weeks ago

Apply

3.0 - 7.0 years

15 - 20 Lacs

Bengaluru

Work from Office

Naukri logo

Expertise in ASIC verification, Expertise in System Verilog and UVM, Verilog. Experience in technical lead , leading a team of 2-5 engineers. Expertise in IP level verification, testbench architecture development, Testbench component developments. Expertise in coverage closer, code coverage, functional coverage Experience in Gate level simulations. The candidate should be able to define verification plan, create testbenches, testcases,gate level simulations etc independently. Knowledge on serial protocols PCIe, USB, UFS Knowledge on scripting languages like Python, Perl etc. Keen on continuous process improvement to improve Quality and time

Posted 2 weeks ago

Apply

4.0 - 9.0 years

7 - 13 Lacs

Hyderabad, Bengaluru

Work from Office

Naukri logo

Key Responsibilities: Good understanding of verification concepts and techniques. Very good knowledge of Verilog/System Verilog and UVM. Experience and knowledge in Verification of IPs related to different applications. Good Knowledge in Power aware verification and Gate level verification is preferable. Should be able to understand the Full-chip Verification requirements as well and good knowledge in industry standard protocols. Verification for complex IPs and close the Verification to the challenging milestones. Strong knowledge of AXI4/AXI5 protocol Strong understanding of Coherency rules in ACE and ACE5 Experience with architecting BFMs/VIPs Should be able to handle a team of 3-4 engineers (for senior position). IP Verification: VR creation as per the chip requirements and UVM/OVM Test benches creation Support in building verification infrastructure at the chip level as per the requirements Capable of handling multiple areas of IP Verification: RTL, Power Aware and Gate Level Verification Strong in SV and UVM. PCIe Gen5 Tetsbench development experience is required. CXL2.0/3.0 protocol working experience will be added advantage Skills and Qualifications: Education: B.Tech/B.E. or M.Tech/M.S. in Electronics, Electrical Engineering, or a related field. Experience: 3-14 years of hands-on experience in ASIC design verification. Tools & Technologies: Proficiency in hardware description languages (Verilog, VHDL, System Verilog). Familiarity with UVM (Universal Verification Methodology) and other verification methodologies. Experience with simulation and debugging tools (ModelSim, VCS, Questa). Knowledge of scripting languages (Python, Tcl, Perl) for test automation. Experience with version control tools such as Git or SVN. Familiarity with formal verification tools and techniques is a plus. Desired Skills: Strong understanding of digital logic design, state machines, and timing analysis. Ability to work independently and collaboratively within a team environment. Strong problem-solving and analytical skills. Good communication skills to effectively report verification results and progress. Preferred Qualifications: Experience with high-level synthesis tools. Knowledge of low-power design techniques. Familiarity with performance verification and hardware-software co-verification.

Posted 2 weeks ago

Apply

Exploring UVM Jobs in India

The job market for Universal Verification Methodology (UVM) professionals in India is experiencing significant growth as the demand for skilled engineers in the field of semiconductor verification continues to rise. UVM is a standardized methodology for verifying integrated circuit designs, making it a crucial skill in the semiconductor industry.

Top Hiring Locations in India

  1. Bangalore
  2. Hyderabad
  3. Pune
  4. Chennai
  5. Noida

Average Salary Range

The average salary range for UVM professionals in India varies based on experience levels: - Entry-level: INR 4-6 lakhs per annum - Mid-level: INR 8-12 lakhs per annum - Experienced: INR 15-25 lakhs per annum

Career Path

Typically, a career in UVM progresses as follows: 1. Junior Verification Engineer 2. Verification Engineer 3. Senior Verification Engineer 4. Verification Lead 5. Verification Manager

Related Skills

In addition to UVM expertise, professionals in this field are often expected to have knowledge of: - SystemVerilog - Verilog - FPGA design - Scripting languages (e.g., Perl, Python)

Interview Questions

  • What is UVM and why is it important in semiconductor verification? (basic)
  • Explain the differences between UVM and OVM. (medium)
  • How do you handle constrained random verification in UVM? (medium)
  • What is a virtual interface in UVM? (basic)
  • Describe the phases of a UVM testbench. (medium)
  • How do you debug a UVM testbench? (medium)
  • Explain the role of sequences and sequencers in UVM. (medium)
  • What is a factory in UVM and how is it used? (medium)
  • How do you handle clock-domain crossings in UVM verification? (advanced)
  • What are the advantages of using UVM for verification? (basic)
  • Describe the differences between UVM sequences and transactions. (medium)
  • How do you implement scoreboard verification in UVM? (medium)
  • Explain the concept of coverage-driven verification in UVM. (medium)
  • How do you handle error reporting and handling in UVM? (medium)
  • What is a virtual sequencer in UVM and when would you use it? (advanced)
  • Describe the UVM phases and their order of execution in a testbench. (medium)
  • How do you handle data synchronization in a UVM testbench? (advanced)
  • Explain the concept of reusable sequences in UVM. (medium)
  • How do you handle complex data types in UVM? (medium)
  • What are the different types of UVM components and their roles? (medium)
  • How do you create a custom UVM component? (medium)
  • Describe the UVM configuration database and its usage. (medium)
  • What are the different types of UVM reports and how do you control them? (basic)
  • How do you implement functional coverage in a UVM testbench? (medium)
  • Explain the concept of virtual sequences in UVM. (advanced)

Closing Remarks

As you navigate the job market for UVM roles in India, it's essential to showcase your skills and knowledge confidently during interviews. By preparing thoroughly and staying up-to-date with industry trends, you can position yourself as a strong candidate for exciting opportunities in the semiconductor verification field. Good luck!

cta

Start Your Job Search Today

Browse through a variety of job opportunities tailored to your skills and preferences. Filter by location, experience, salary, and more to find your perfect fit.

Job Application AI Bot

Job Application AI Bot

Apply to 20+ Portals in one click

Download Now

Download the Mobile App

Instantly access job listings, apply easily, and track applications.

Featured Companies