Jobs
Interviews

929 Sta Jobs - Page 29

Setup a job Alert
JobPe aggregates results for easy application access, but you actually apply on the job portal directly.

5.0 - 10.0 years

10 - 14 Lacs

Bengaluru

Work from Office

Project Role : Application Lead Project Role Description : Lead the effort to design, build and configure applications, acting as the primary point of contact. Must have skills : Design for Testability (DFT) Good to have skills : NAMinimum 7.5 year(s) of experience is required Educational Qualification : 15 years full time education Summary :As an Application Lead, you will lead the effort to design, build, and configure applications, acting as the primary point of contact. Your day will involve overseeing the application development process, coordinating with team members, and ensuring project milestones are met. Roles & Responsibilities:Bachelors degree in computer science, Electronics Engineering or related fields and 6+ years of related professional experience.Thorough knowledge on various DFT/Test architecture solutions and should be involved in DFT-Architecture definition of at-least couple of DesignsCore DFT skills considered crucial for this position should include some of the following Scan compression and insertion, Memory BIST, Logic BIST, JTAG/IJTAG, at-speed test, ATPG, fault simulation, back-annotated gate-level verification, silicon debugUnderstanding of DFT Flows and Methodologies and Experience with Cadence/Mentor/Synopsys Tool set (Genus,Modus,NCSim / DC,Tessent,Spyglass/Tmax)Experience coding in Verilog RTL, and scripting language like TCL, and/or PerlProficient in Unix/Linux environmentsStrong fundamentals in Digital Circuit Design and Logic Design are required. Professional & Technical Skills: - Must To Have Skills: Proficiency in Design for Testability (DFT)- Strong understanding of software development methodologies- Experience in leading and managing software development projects- Knowledge of technologies and tools used in software development- Excellent communication and interpersonal skills Additional Information:- The candidate should have a minimum of 5 years of experience in Design for Testability (DFT)- This position is based at our Chennai office- A 15 years full time education is required Qualification 15 years full time education

Posted 1 month ago

Apply

5.0 - 8.0 years

8 - 12 Lacs

Bengaluru

Work from Office

Physical Deisgn Lea LocationBangalore / Hyderabad / Pune Experience - 8+ YoE In-depth knowledge and hands-on experience on Netlist2GDSII Implementation i.e. Floor planning, Placement, CTS, Routing, STA, Power Integrity Analysis, Physical Verification. Should have experienceon Physical Design Methodologies and submicron technology of 28nm and lower technology nodes. Should have experience on programming in Tcl/Tk/Perl. Must have hands-on experience on Synopsys/Cadence tools. (Innovus, ICC2, Primetime, PT-PX, Calibre). Well versed with timing constraints, STA and timing closure. Should have experience on Physical Design Methodologies and submicron technology of 28nm and lower technology nodes. Should have experience on programming in Tcl/Tk/Perl Well versed with timing constraints, STA and timing closure. Do 1. Lead end to end VLSI components & hardware systems a. Design, analyze, develop, modify and evaluate the VLSI components and hardware systems b. Determine architecture and logic design verification through software developed for component and system simulation c. Analyze designs to establish operating data, conducts experimental tests and evaluates results to enable prototype and production VLSI solutions d. Conduct system evaluations and make appropriate recommendations to modify designs or repair equipment as needed e. Allocates modules for testing and verification and reviews data and project documentation f. Provides guidance on technical escalations and review regression testing data g. Prepares documentation containing information such as test case and product scripts for IP and publishes it to the client for feedback and review h. Ensures all project documentation is complete and uploaded as per technical specifications required by the client 2. Provide customer support & governance of VLSI components & hardware systems a. Identify and recommend system improvements to improve technical performance b. Inspect VLSI components & hardware systems to ensure compliance with all applicable regulations and safety standards c. Be the first point of contact to provide technical support to client and help debug specific, difficult in-service engineering problems d. Evaluate operational systems, prototypes and proposals and recommend repair or design modifications based on factors such as environment, service, cost, and system capabilities 3. Team Management a. Resourcing i. Forecast talent requirements as per the current and future business needs ii. Hire adequate and right resources for the team iii. Train direct reportees to make right recruitment and selection decisions b. Talent Management i. Ensure 100% compliance to Wipros standards of adequate onboarding and training for team members to enhance capability & effectiveness ii. Build an internal talent pool of HiPos and ensure their career progression within the organization iii. Promote diversity in leadership positions c. Performance Management i. Set goals for direct reportees, conduct timely performance reviews and appraisals, and give constructive feedback to direct reports. ii. Incase of performance issues, take necessary action with zero tolerance for will based performance issues iii. Ensure that organizational programs like Performance Nxt are well understood and that the team is taking the opportunities presented by such programs to their and their levels below d. Employee Satisfaction and Engagement i. Lead and drive engagement initiatives for the team ii. Track team satisfaction scores and identify initiatives to build engagement within the team iii. Proactively challenge the team with larger and enriching projects/ initiatives for the organization or team iv. Exercise employee recognition and appreciation Deliver No. Performance Parameter Measure 1. Verification Timeliness, Quality and coverage of verification, Compliance to UVM standards, Customer responsiveness 2. Project documentation and MIS 100% on time MIS & report generation Complete Project documentation (including scripts and test cases) 3. Team % trained on new skills, Team attrition %, Employee satisfaction score (ESAT) Mandatory Skills: VLSI Physical Place and Route. Experience5-8 Years.

Posted 1 month ago

Apply

2.0 - 5.0 years

5 - 6 Lacs

Chennai

Work from Office

Parts follow up of service parts from external Global Suppliers, Ford plants and catering to the dealers. Schedule release on suppliers, follow-up with suppliers for delivery promise. Liaise with the transporter and traffic team for shipment delays. Follow up with QC team, Depot and Contract Packers for prioritization of receipts or any shipment discrepancies. Follow-up with Purchase for resolving purchase related issues. This could be price revision request from suppliers, tool breakdown, supplier bankruptcy, resourcing. Responding to Customer Liaison, High-level Helpdesk and Golden Service about part availability date. Coordinate with Supplier Technical Assistance (STA), Purchase and supplier during engineering level changes. Coordinate with suppliers and campaign coordinators for procuring parts from supplier to meet campaign requirements. Educate the suppliers on importance of Q1 rating and try to improve their delivery performance. Take premium freight decisions based on part criticality. Responding to queries from Supplier, Purchase, Inventory, Central Forecasting and Supply chain management team. Work in conjunction with suppliers to secure on time delivery and improve other processes to support increased supplier delivery performance ratings. B.E with 2 to 5 years of experience in Supply Chain, Inventory, Forecasting & Logistics. Good Communication Skills Good Analytical Skills. Parts follow up of service parts from external Global Suppliers, Ford plants and catering to the dealers. Schedule release on suppliers, follow-up with suppliers for delivery promise. Liaise with the transporter and traffic team for shipment delays. Follow up with QC team, Depot and Contract Packers for prioritization of receipts or any shipment discrepancies. Follow-up with Purchase for resolving purchase related issues. This could be price revision request from suppliers, tool breakdown, supplier bankruptcy, resourcing. Responding to Customer Liaison, High-level Helpdesk and Golden Service about part availability date. Coordinate with Supplier Technical Assistance (STA), Purchase and supplier during engineering level changes. Coordinate with suppliers and campaign coordinators for procuring parts from supplier to meet campaign requirements. Educate the suppliers on importance of Q1 rating and try to improve their delivery performance. Take premium freight decisions based on part criticality. Responding to queries from Supplier, Purchase, Inventory, Central Forecasting and Supply chain management team. Work in conjunction with suppliers to secure on time delivery and improve other processes to support increased supplier delivery performance ratings.

Posted 1 month ago

Apply

7.0 - 12.0 years

25 - 30 Lacs

Bengaluru

Work from Office

Job Description. Arm’s CE-Systems DFT team implements DFT for test chips and hard macros to prove out Arm soft IP power, performance, area, and functionality within the context of an SoC using the latest DFT and process technologies. The DFT team works closely with RTL, Verification, Physical Implementation, and Test engineering teams throughout the life cycle of a project, from an early investigation stage all the way through tape-out and silicon test/characterization on ATE.. Responsibilities. Architect, implement, and validate innovative DFT techniques on test chips as well as hard macros. Insert DFT logic into SoC style designs at the RTL level and at the Synthesis gate level, validate all features, and generate ATE targeted test patterns to be run on silicon. Work closely with front-end design and verification teams on DFT RTL level insertion, back-end synthesis, place-and-route, and static-timing-analysis teams on gate level insertion and timing closure, and Test and Debug teams on silicon characterization and validation.. Required Skills And Experience. This role is for a Senior Principal DFT Engineer with 15+ years of experience in Design for Test. Experience coding Verilog RTL, TCL and/or Perl. Proficient in Unix/Linux environments. Core DFT skills considered for this position should include some of the following Scan compression and insertion, Memory BIST and repair scheme implementation, Logic BIST, JTAG/IJTAG, at-speed test, ATPG, fault simulation, back-annotated gate level verification, silicon debug, memory and scan diagnostics. Bachelors or Master’s degree or equivalent experience in Electronic Engineering, Computer Engineering, or a related field. “Nice To Have” Skills and Experience. Familiarity with IEEE 1149, 1500, 1687, 1838. Synthesis & Static Timing Analysis. Familiarity with SoC style architectures including multi-clock domain and low power design practices.. Validated understanding of Siemens DFT tools. Familiarity with Arm IP like the following Cortex CPUs, Mali GPUs, AMBA protocols, CoreLink interconnects, CoreSight debug. Experience with 2.5D and 3D test. Ability to work both collaboratively on a team and independently. Hard-working and excellent time management skills with an ability to multi-task. An upbeat demeanor to working on exciting projects on the cutting edge of technology. Experience with Siemens, Cadence, and/or Synopsys DFT and simulation tools. In Return. We are proud to have a set of behaviors that reflect our culture and guide our decisions, defining how we work together to defy ordinary and shape outstanding!. Partner and customer focus. Teamwork and communication. Creativity and innovation. Team and personal development. Impact and influence. Deliver on your promises. Accommodations at Arm. At Arm, we want to build extraordinary teams. If you need an adjustment or an accommodation during the recruitment process, please email accommodations@arm.com . To note, by sending us the requested information, you consent to its use by Arm to arrange for appropriate accommodations. All accommodation or adjustment requests will be treated with confidentiality, and information concerning these requests will only be disclosed as necessary to provide the accommodation. Although this is not an exhaustive list, examples of support include breaks between interviews, having documents read aloud, or office accessibility. Please email us about anything we can do to accommodate you during the recruitment process.. Hybrid Working at Arm. Arm’s approach to hybrid working is designed to create a working environment that supports both high performance and personal wellbeing. We believe in bringing people together face to face to enable us to work at pace, whilst recognizing the value of flexibility. Within that framework, we empower groups/teams to determine their own hybrid working patterns, depending on the work and the team’s needs. Details of what this means for each role will be shared upon application. In some cases, the flexibility we can offer is limited by local legal, regulatory, tax, or other considerations, and where this is the case, we will collaborate with you to find the best solution. Please talk to us to find out more about what this could look like for you.. Equal Opportunities at Arm. Arm is an equal opportunity employer, committed to providing an environment of mutual respect where equal opportunities are available to all applicants and colleagues. We are a diverse organization of dedicated and innovative individuals, and don’t discriminate on the basis of race, color, religion, sex, sexual orientation, gender identity, national origin, disability, or status as a protected veteran.. Show more Show less

Posted 1 month ago

Apply

4.0 - 8.0 years

16 - 20 Lacs

Ahmedabad

Work from Office

To work as a Frontend engineer and taking care of Synthesis, LEC, CLP and Power Analysis for complex SoC projects.. Job Description. In your new role you will:. Implement high-performance, low-power, and area-efficient digital designs.. Write and implement block level and top-level constraints for Synthesis, Static Timing Analysis.. Optimize designs for power, performance, and area, and meet PPA goals.. Power analysis using PT-PX or equivalent flow.. Logic Equivalence Check (LEC) and Low Power Checks (CLP) at block and SoC level designs.. Define and evaluate constraints and signoff Test/DFT mode timing requirements.. Your Profile. You are best equipped for this task if you have:. Strong fundamentals and experience in Synthesis and STA domains.. Write and implement block level and top-level timing constraints for Synthesis. Optimize designs for power, performance, and area, and meet design goals.. Knowledge on Power analysis and PT-PX flow.. Understanding of DFT flows, including scan insertion.. Write and evaluate Test/DFT mode timing constraints.. Thorough with Logic Equivalence Check debug capability.. Well known about UPF concepts and Low Power Checks at block and full chip level.. Defining and verification of STA constraint for Functional and Test/SCAN Modes.. Defining PVT’s corners required for covering all desired scenarios for a design. Knowledge on OCV/AOCV/POCV derates.. Understanding of Prime-Time and TEMPUS tools, which helps in quick debugging of design/timing issues.. VASTA timing closure based on chip IR drop.. Knowledge on signal SI analysis and PT-PX flow.. Contact:. swati.gupta@infineon.com. #WeAreIn for driving decarbonization and digitalization.. As a global leader in semiconductor solutions in power systems and IoT, Infineon enables game-changing solutions for green and efficient energy, clean and safe mobility, as well as smart and secure IoT. Together, we drive innovation and customer success, while caring for our people and empowering them to reach ambitious goals. Be a part of making life easier, safer and greener.. Are you in?. We are on a journey to create the best Infineon for everyone.. This means we embrace diversity and inclusion and welcome everyone for who they are. At Infineon, we offer a working environment characterized by trust, openness, respect and tolerance and are committed to give all applicants and employees equal opportunities. We base our recruiting decisions on the applicants experience and skills.. Please let your recruiter know if they need to pay special attention to something in order to enable your participation in the interview process.. Click here for more information about Diversity & Inclusion at Infineon.. Show more Show less

Posted 1 month ago

Apply

4.0 - 8.0 years

10 - 14 Lacs

Bengaluru

Work from Office

Minimum qualifications:. Bachelor’s degree in Electrical Engineering or Computer Engineering, or equivalent practical experience.. 15 years of experience in ASIC RTL design.. Experience with RTL design using Verilog/System Verilog and microarchitecture.. Experience with ARM-based SoCs, interconnects and ASIC methodology.. Preferred qualifications:. Master’s degree in Electrical Engineering or Computer Engineering.. Experience driving multi-generational roadmap for IP development.. Experience leading interconnect IP design team for low power SoCs.. About The Job. Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.. Google's mission is to organize the world's information and make it universally accessible and useful. Our Devices & Services team combines the best of Google AI, Software, and Hardware to create radically helpful experiences for users. We research, design, and develop new technologies and hardware to make our user's interaction with computing faster, seamless, and more powerful. Whether finding new ways to capture and sense the world around us, advancing form factors, or improving interaction methods, the Devices & Services team is making people's lives better through technology.. Responsibilities. Lead a team of people to deliver fabric interconnect design.. Develop and refine RTL design to aim power, performance, area, and timing goals.. Define details such as interface protocol, block diagram, data flow, pipelines, etc.. Oversee RTL development, debug functional/performance simulations.. Communicate and work with multi-disciplined and multi-site teams.. Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also Google's EEO Policy and EEO is the Law. If you have a disability or special need that requires accommodation, please let us know by completing our Accommodations for Applicants form .. Show more Show less

Posted 1 month ago

Apply

10.0 - 15.0 years

20 - 35 Lacs

Hyderabad

Work from Office

Physical Design Full Chip Low Power verification 10+ yrs

Posted 1 month ago

Apply

2.0 - 5.0 years

5 - 6 Lacs

Chennai

Work from Office

Parts follow up of service parts from external Global Suppliers, Ford plants and catering to the dealers. Schedule release on suppliers, follow-up with suppliers for delivery promise. Liaise with the transporter and traffic team for shipment delays. Follow up with QC team, Depot and Contract Packers for prioritization of receipts or any shipment discrepancies. Follow-up with Purchase for resolving purchase related issues. This could be price revision request from suppliers, tool breakdown, supplier bankruptcy, resourcing. Responding to Customer Liaison, High-level Helpdesk and Golden Service about part availability date. Coordinate with Supplier Technical Assistance (STA), Purchase and supplier during engineering level changes. Coordinate with suppliers and campaign coordinators for procuring parts from supplier to meet campaign requirements. Educate the suppliers on importance of Q1 rating and try to improve their delivery performance. Take premium freight decisions based on part criticality. Responding to queries from Supplier, Purchase, Inventory, Central Forecasting and Supply chain management team. Work in conjunction with suppliers to secure on time delivery and improve other processes to support increased supplier delivery performance ratings. B. E with 2 to 5 years of experience in Supply Chain, Inventory, Forecasting & Logistics. Good Communication Skills Good Analytical Skills. Parts follow up of service parts from external Global Suppliers, Ford plants and catering to the dealers. Schedule release on suppliers, follow-up with suppliers for delivery promise. Liaise with the transporter and traffic team for shipment delays. Follow up with QC team, Depot and Contract Packers for prioritization of receipts or any shipment discrepancies. Follow-up with Purchase for resolving purchase related issues. This could be price revision request from suppliers, tool breakdown, supplier bankruptcy, resourcing. Responding to Customer Liaison, High-level Helpdesk and Golden Service about part availability date. Coordinate with Supplier Technical Assistance (STA), Purchase and supplier during engineering level changes. Coordinate with suppliers and campaign coordinators for procuring parts from supplier to meet campaign requirements. Educate the suppliers on importance of Q1 rating and try to improve their delivery performance. Take premium freight decisions based on part criticality. Responding to queries from Supplier, Purchase, Inventory, Central Forecasting and Supply chain management team. Work in conjunction with suppliers to secure on time delivery and improve other processes to support increased supplier delivery performance ratings.

Posted 1 month ago

Apply

4.0 - 9.0 years

4 - 9 Lacs

Bengaluru, Karnataka, India

On-site

As a Qualcomm Hardware Engineer, you will plan, design, optimize, verify, and test electronic systems, bring-up yield, circuits, mechanical systems, Digital/Analog/RF/optical systems, equipment and packaging, test systems, FPGA, and/or DSP systems that launch cutting-edge, world-class products. Qualcomm Hardware Engineers collaborate with cross-functional teams to develop solutions and meet performance requirements. Role: Hardware Engineer (Physical Synthesis/Timing) Key Responsibilities & Expertise Should have strong understanding and in-depth knowledge of Physical Synthesis and Synthesis methodologies with leading industry standard tools. Experience with writing timing constraints for synthesis, STA (Static Timing Analysis), timing closure and pipelining at different levels for performance optimization and timing closure. Experience in all aspects of timing closure for multi-clock domain designs . Should be familiar with MCMM (Multi-Corner Multi-Mode) synthesis and optimization . Should have good understanding of low-power design implementation using UPF (Unified Power Format) . Should be able to work independently with design, DFT (Design-for-Test) and PD (Physical Design) team for netlist delivery, timing constraints validation. Should be able to handle ECOs (Engineering Change Orders) and formal verification and maintain high quality matrix. Required Skills Experience with scripting language such as Perl/Python, TCL . Experience with different power optimization flows or techniques such as clock gating . Minimum Qualifications Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 4+ years of Hardware Engineering or related work experience. OR Master's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 3+ years of Hardware Engineering or related work experience. OR PhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience.

Posted 1 month ago

Apply

6.0 - 11.0 years

6 - 11 Lacs

Bengaluru, Karnataka, India

On-site

Plan, design, optimize, verify, and test electronic systems, bring-up yield, circuits, mechanical systems, Digital/Analog/RF/optical systems, equipment and packaging, test systems, FPGA, and/or DSP systems. Collaborate with cross-functional teams to develop solutions and meet performance requirements. Hands-on Physical Design (PD) execution at block/SoC level with a focus on Power, Performance, Area (PPA) improvements. Strong understanding of technology and PD Flow Methodology enablement. Work with Physical Design engineers to roll out robust methodologies, identify areas for flow improvement (area/power/performance/convergence), develop plans, and deploy/support them. Provide tool support and issue debugging services to physical design team engineers across various sites. Develop and maintain 3rd party tool integration and productivity enhancement routines. Understand advanced technology Place & Route (PNR) and Static Timing Analysis (STA) concepts and methodologies, and work closely with EDA vendors to deploy solutions. Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 6+ years of Hardware Engineering or related work experience. OR Master's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 5+ years of Hardware Engineering or related work experience. OR PhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 4+ years of Hardware Engineering or related work experience. Skill Set: Strong programming experience & Proficiency in Python/Tcl/C++. Understanding of physical design flows using Innovus/fc/icc2 tools. Knowledge of one of Encounter/Innovus or FC (or other equivalent PNR tool) is mandatory. Basic understanding of Timing/Formal verification/Physical verification/extraction are desired. Ability to ramp-up in new areas, be a good team player, and excellent communication skills desired. Experience: 3-5 years of experience with the Place-and-route and timing closure and power analysis environment is required.

Posted 1 month ago

Apply

1.0 - 6.0 years

1 - 6 Lacs

Chennai, Tamil Nadu, India

On-site

Qualcomm Chennai is looking for a STA and Synthesis Engineer who is passionate to work with cross-functional engineering teams. In this position, the engineer will be involved in all stages of the design and development cycles. Key Responsibilities and Skills: Synthesis, Static Timing Analysis and LEC of SoC/Cores. Full chip and block level timing closure, IO budgeting for blocks. Logical equivalence check between RTL to Netlist and Netlist to Netlist. Knowledge of low-power techniques including clock gating, power gating and MV designs. ECO timing flow. Proficient in scripting languages (TCL and Perl). Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience. OR Master's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 1+ year of Hardware Engineering or related work experience. OR PhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field. 1-5 years of experience.

Posted 1 month ago

Apply

1.0 - 6.0 years

1 - 6 Lacs

Bengaluru, Karnataka, India

On-site

As a leading technology innovator, Qualcomm pushes the boundaries of what's possible to enable next-generation experiences and drives digital transformation to help create a smarter, connected future for all. As a Qualcomm Hardware Engineer, you will plan, design, optimize, verify, and test electronic systems, bring-up yield, circuits, mechanical systems, Digital/Analog/RF/optical systems, equipment and packaging, test systems, FPGA, and/or DSP systems that launch cutting-edge, world-class products. Qualcomm Hardware Engineers collaborate with cross-functional teams to develop solutions and meet performance requirements. Role: SOC level Mixed Signal and High Speed Interfaces verification Engineer Experience: 1 to 6 years in Design Verification Responsibilities: Responsible for RTL and GLS level validation at SOC. Post Silicon validation support. Required Skills and Knowledge: Familiarity with basic concepts of SV, UVM, and C-based test case bring-up. Understanding of GLS simulations and debug is a plus. Good in communication. Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience. OR Master's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 1+ year of Hardware Engineering or related work experience. OR PhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field.

Posted 1 month ago

Apply

3.0 - 8.0 years

50 - 70 Lacs

Chennai, Bengaluru

Work from Office

Job Specs : We are seeking a highly skilled and motivated ASIC Physical Design Experts to join the offshore development teams of our group companies. You will work with the rapidly expanding team which focuses on the research and development of ASIC Design IPs for Silicon Lifecycle Management, driving innovation and excellence in chip design and verification. You will work alongside a talented and dedicated group of engineers, all committed to pushing the boundaries of technology and delivering top-notch solutions to our customers. Work Location and Expertise: Bangalore : 4 Years 15 Years Beijing : 8 Years 10 Years Chennai : 3 Years 6 Years Vietnam : 8 Years 10 Years Taiwan : 8 Years 10 Years Desired Profile : Bachelor's / Master's degree in engineering from EEE / E&C / VLSI with 3+ Years of work expertise in ASIC Physical Design Expertise in managing, mentoring and training team of ASIC physical design engineers working across different time zones, this is mandatory for lead positions Expertise in ASIC PD. Expertise in digital physical design Expertise in working with 3nm & 5nm technology nodes Expertise in EDA synthesis, APR, STA tools and methodologies Expertise in one or more of the following tools ICC, ICC2, Innovus, Olympus Working knowledge of one or more of the following tools Primetime, Calibre, and Red hawk Expertise in working with multi modes and multi corners STA Working Knowledge of multiple power planes and multiple VT libraries Basic domain knowledge of EM, IR, RV analysis, Noise and Formal Equivalence Verification Good at scripting languages PERL, TCL, shell Worked on at least 2 tape ins of moderate to high speed designs with multiple power planes Debug, fix, and validate pre- and post-silicon IP/sub-system logic issues and bugs Expertise in one or more of the following circuit design fields is an advantage: clock tree optimization, Timing analysis, and Power optimization Expertise in making ECOs both Metal and logic level ecos Expertise in DRC and LVS cleanup of designs during sign off Expert level proficiency (Oral + Written) in Chinese language is mandatory incase Beijing, Taiwan and Vietnam are the preferred work locations Preferred resources with valid regional work permit.

Posted 1 month ago

Apply

4.0 - 9.0 years

7 - 11 Lacs

Bengaluru

Work from Office

We are seeking highy motivated individuas with a BS, MS, or PhD degree in Computer Science, Computer Engineering/ECE, ready to hande the chaenging probems in future technoogies and designs. We are aso ooking for candidates with Strong C/C++background to ead our eading-edge agorithmswithin our EDA soutions to increase our design team’s productivity and chip quaity and performance. Our dynamic goba team is ooking to enist enthusiastic professionas to join word-cass hardware design teams responsibe for deveoping the most chaenging and compex systems in the word. We are seeking energetic, highy motivated individuas wiing to go the extra mie with the aim of heping the overa IBM deveopment team. Strong interpersona skis are needed to coordinate deiverabes and requirements from severa areas within and outside of the organization.There are many opportunities to gain and utiize a deep understanding of future issues and provide input towards decisions affecting system deveopment, ogica and physica design as we as sophisticated methodoogy directions. Individuas who are chosen to become a part of our word cass deveopment teams wi be heping advance IBM’s eadership in deveoping the highest performing computers and changing hardware soutions. Do you want to be an IBMerCome THINK with us! Required education Bacheor's Degree Preferred education Master's Degree Required technica and professiona expertise 4+ years of IT experience Strong C/C++programming skis in a Unix/Linux environment is a must. VLSI knowedge, Knowedge in front end inting toos and checkers and RTL Checkers. Great scripting skis – Per / Python/She Proven probem-soving skis and the abiity to work in a team environment are a must Preferred technica and professiona experience RTL Lint Checkers , Front end verification fow, VLSI knowedge, VHDL/Veriog, computer architecture

Posted 1 month ago

Apply

3.0 - 8.0 years

5 - 12 Lacs

Bengaluru

Work from Office

As a Physical Design Engineer, you will be responsible for implementing and optimizing physical designs for high-performance VLSI systems. You will work on a wide range of tasks, including synthesis, placement, routing, and timing closure, ensuring that our designs meet stringent power, performance, and area (PPA) requirements. Responsibilities: 1. Perform RTL-to-GDSII implementation, including synthesis, floorplanning, placement, clock tree synthesis (CTS), routing, and sign-off. 2. Optimize designs for PPA while adhering to design constraints and manufacturing requirements. 3. Conduct static timing analysis (STA), power analysis, and physical verification (DRC/LVS). Collaborate with RTL design, verification, and DFT teams to ensure seamless integration and sign-off. 4. Debug and resolve issues related to timing, signal integrity, and power. 5. Drive closure of physical verification issues such as DRC, LVS, and ERC. 6. Implement low-power design techniques, including power gating, multi-Vt optimization, and dynamic voltage scaling. 7. Work closely with EDA tool vendors to improve design flows and methodologies. 8. Generate and maintain comprehensive documentation for physical design flows and guidelines. Requirements: 1. Bachelors or Masters degree in Electrical Engineering, Computer Engineering, or a related field. 2. 3-10 years of experience in physical design for VLSI systems. 3. Proficiency in physical design tools such as Cadence Innovus, Synopsys ICC2, or Mentor Calibre. 4. Strong knowledge of STA tools like PrimeTime, Tempus, or equivalent. 5. Experience with advanced process nodes (e.g., 7nm, 5nm, or below) and FinFET technologies. 6. Expertise in low-power design techniques and methodologies. Solid understanding of DRC/LVS and parasitic extraction. 7. Familiarity with scripting languages (Python, TCL, Perl) for flow automation. 8. Excellent problem-solving skills with the ability to debug and resolve complex physical design challenges. 9. Strong communication and collaboration skills to work effectively in cross-functional teams. Preferred Qualifications: 1. Hands-on experience with hierarchical design flows and methodologies. 2. Knowledge of 3D IC and advanced packaging technologies. 3. Familiarity with machine learning or AI applications in physical design optimization. 4. Exposure to hardware security aspects in physical design.

Posted 1 month ago

Apply

2.0 - 8.0 years

4 - 7 Lacs

Bengaluru

Work from Office

Technical Skill Set - SOC level Floor Plan, PNR, IO Ring Design, Timing Closure, Physical Verification, Power planning and analysis, ECOs on 7nm and 10nm technology nodes. Must-Have Hands-on experience on Full chip floor plan, Full chip PNR, and Design Partitioning. Hands-on experience in IO Planning, Bump Plan and RDL Routing. Experience in ECOs, Synthesis and STA, and Power analysis. Hands-on experience in Physical verification. Hands-on experience on 7nm and 10nm technology nodes. Good-to-Have Effective communication skills to interact with cross-functional teams.

Posted 1 month ago

Apply

3.0 - 8.0 years

6 - 10 Lacs

Bengaluru

Work from Office

Job Description : Full-chip DFT working experience with multiple design Tape Outs. Block level and Chip level SCAN insertion, DRC, Coverage Analysis and improvements. Expertise in Scan Compression(EDT/OPMISR+), MBIST, BSCAN, ATPG implementation and verification. Hands-on Experience with industry-standard DFT EDA tools and flows. Good Knowledge of cross-functional domains (SYN, LEC, STA, PD) with ownership of constraints developments and LEC. Excellent problem-solving and debugging skills. Proactive in nature. Develop/automate flows and scripts in Perl/Tcl to enhance the DFT methodologies and processes. Leading junior teams, Mentoring/Training and Project leadership. Excellent Customer interaction, Communication and Teamwork skills. Desired Skills : ATPG (at-speed and stuck-at), At Speed Scan, Design for Testability (DFT).

Posted 1 month ago

Apply

4.0 - 9.0 years

1 - 6 Lacs

Bengaluru, Greater Noida

Work from Office

Job Description Hand-on experience and Comprehensive knowledge of Static Timing Analysis. Hands-on experience in Logical aware Synthesis, Logical Equivalence check and, Static Timing analysis. Hands-on the DMSA flow to fix pre and post STA timing. Knowledge in the Timing closure on Sub-system level & Block level and Chip level. Knowledge in writing Manual ECOs to fix timing violations and DRCs. Knowledge of constraint development. Good Knowledge of TCL scripting and UNIX env. Leading the team of 4 to 5 team members by guiding and mentoring on the STA /Synthesis. Pre-layout timing analysis and report out Post layout timing analysis for placement, CTS & PRO Clock gating checks and timing closure ECOs final tape-out timing closure skills across corners and modes Must work with RTL design team, PD team, and HMs team for overall timing closure for SoC

Posted 1 month ago

Apply

4.0 - 8.0 years

0 - 3 Lacs

Bengaluru

Work from Office

Role & responsibilities Those who had a chance to work on CPU, GPU and / or NPU would be better on 3 or 5 nm Technology . Experience Levels would 4-8 years.

Posted 1 month ago

Apply

12.0 - 16.0 years

16 - 18 Lacs

Mohali

Work from Office

Role: Senior Manager, IT Infrastructure, Tech Enablers We are looking for a seasoned and strategic IT Infrastructure professional to lead the planning, execution, and management of IT infrastructure and technology enablement initiatives. This role will be responsible for driving enterprise-wide infrastructure architecture, managing networks and data centres, ensuring system reliability and cybersecurity, and enabling technology solutions that support institutional goals. The candidate must have strong business acumen, outstanding communication skills, strategic planning skills and knowledge of an organization's internal operations and technology initiatives. Oversee the technological infrastructure (networks and computer systems) in the organization to ensure optimal performance. Managing IT Infra and AV staff. Developing IT policies, procedures, and best practices related to hardware. Stay abreast of relevant laws and regulations impacting IT, especially in areas such as data privacy and security. Approve purchases of technological equipment and software and establish partnerships with IT providers. Design and customize technological systems and platforms to improve stakeholders experience. Overseeing relationships with vendors, contractors, and service providers. Developing and overseeing the IT budget. Participate in contract negotiation and agreements with vendors. Oversee the design, implementation, and maintenance of the university's IT infrastructure, including networks, servers, and storage systems. Provide support services to end-users, including students, faculty, and staff. Implement and maintain helpdesk services for prompt issue resolution. Generate reports and insights to support decision-making processes. Education and Experience Bachelors or masters degree in computer science, IT, or a related field. Minimum 12+ years of progressive experience in IT infrastructure management, with at least 34 years in a leadership role with strong expertise in: Networking (Cisco, Aruba, Fortinet, etc.) Server/Cloud environments (Windows/Linux, AWS/Azure) Location Mohali

Posted 1 month ago

Apply

5.0 - 8.0 years

20 - 35 Lacs

Bengaluru

Work from Office

Roles and Responsibilities Good experience in PD execution of multiple medium to High critical blocks/HMs from Netlist to GDSII Develop and qualify the methodology and implementation flow in advanced technologies like 14nm and below. Well versed with FC/Innovus tools and good understanding of place/cts/Route critical settings Develop expertise in ASIC Synthesis, Floor Planning, STA (Static Timing Analysis), and other relevant technologies. Good experience in Low power designs Conduct thorough analysis of designs to identify potential issues and implement solutions. Perform physical design activities including floor planning, PNR (Physical Netlist) creation, and timing closure using Innovus tools. Interested candidates can contact me at shubhanshi@incise.in

Posted 1 month ago

Apply

3.0 - 7.0 years

8 - 18 Lacs

Bengaluru

Work from Office

Job Title : FPGA Backend Engineer Experience : 3 to 6 Years Location : Bangalore Notice Period : Immediate to 15 Days Job Description : We are looking for a highly motivated FPGA Backend Engineer with 36 years of experience to join our engineering team in Bangalore . The ideal candidate will be responsible for implementing and optimizing FPGA designs from synthesis to bitstream generation, with a strong focus on timing closure and physical design. Key Responsibilities : Perform RTL synthesis and optimization using industry-standard tools (Vivado, Quartus, Synplify). Execute floorplanning, place & route (P&R) , and static timing analysis (STA) . Manage XDC/SDC constraint development for timing, clocks, I/O, and area. Conduct power and area analysis and apply optimization techniques. Run Design Rule Checks (DRC) and resolve physical implementation issues. Generate and validate bitstreams for FPGA deployment. Collaborate with RTL, verification, and system teams to ensure clean handoffs and design integrity. Maintain and automate flows using TCL, Python, or Shell scripts . Required Skills : Strong experience with FPGA backend flow (Synthesis, STA, P&R). Good understanding of FPGA architecture (preferably Xilinx or Intel). Proficiency in XDC/SDC constraints , timing reports, and debugging violations. Experience with TCL scripting and automation of implementation flows. Familiarity with Verilog/VHDL for understanding RTL structure. Hands-on experience with tools like Vivado, Quartus, Synplify, TimeQuest . Ability to work independently and drive tasks to closure. Nice to Have : Exposure to multi-clock domain designs and CDC analysis . Experience in timing closure for high-speed interfaces. Knowledge of low-power design techniques in FPGA. Experience with version control systems (e.g., Git). Why Join Us? Opportunity to work on cutting-edge FPGA projects. Fast-paced and technically challenging environment. Collaborative team and growth-focused culture. Job Details : Position Type : Full-Time / Permanent Work Location : Bangalore (Hybrid/On-site depending on project needs) Joining Requirement : Candidates with Immediate to 15 Days notice preferred

Posted 1 month ago

Apply

3.0 - 7.0 years

20 - 30 Lacs

Bengaluru

Hybrid

Exp with Spark, Flask, SQL, Python, Cloud platform, Machine Learning, Deep Learning & Engineering aspects of ML model deployment, data analysis, mathematics/probability, & statistical analysis. Mail us- info@a1selectors.com

Posted 1 month ago

Apply

6.0 - 10.0 years

8 - 12 Lacs

Aurangabad

Work from Office

BE Mechanical/Electrical with 6-10 years of experience in the Energy/Manufacturing sector/Auto Sector Preferred candidates from high voltage industry Candidates will be responsible for - Procurement from Import and Domestic (Timely placement of PO's, ensuring on time delivery, incoterm, optimizing freight, timely forecasting etc) Procurement of casting ,machining, sheet metal, fabrication, electrical articles & equipment's (CT/VT/Panels etc)for production (assembly) ensuring freight optimization & product cost out for high voltage GIS(Gas Insulated Switchgear) upto 400kv. Inventory management -Ensuring ITR targets Built safety stocks for Delivery, quality critical parts ensuring lead times Initiate & drive cost out measures Explore new suppliers & expedite development Maintain business relationship with all supplier for best outcome Travelling /Visit to suppliers required. (As per business requirement) Excellent Communication skills (Written/Oral)

Posted 1 month ago

Apply

9.0 - 14.0 years

11 - 16 Lacs

Bengaluru

Work from Office

Siemens EDA is a global technology leader in Electronic Design Automation software. Our software tools enable companies around the world to develop highly innovative electronic products faster and more cost-effectively. Our customers use our tools to push the boundaries of technology and physics to deliver better products in the increasingly complex world of chip, board, and system design. Aprisa offers complete functionality for top-level hierarchical design and block-level implementation for complex digital IC designs. The detail-route-centric architecture and hierarchical database enable fast design closure and optimal quality of results at a competitive runtime. This role is based in Bangalore. But you’ll also get to visit other locations in India and globe, so you’ll need to go where this job takes you. In return, you’ll get the chance to work with teams impacting entire cities, countries, and the shape of things to come. This is your role Lead a Team of Engineers working on solving the latest design challenged in Logic Synthesis Collaborate with RnD and drive the roadmap for next generation RTL2GDSII solution. Work with design community in solving critical designs problems to achieve desired performance, area and power targets. Deployment of Synthesis solution with various customers working on cutting edge technologies (7nm and forward). Develop & deploy training and technical support to customers using Siemens EDA tools. We don’t need superheroes, just superminds! Typically requires minimum of 9+ years of experience in Logic Synthesis flows Proficiency in Verilog, System Verilog & VHDL. Strong knowledge of RTL2GDSII flow with strong fundamentals in digital design & implementation. Prior experience in IC digital design flows and front-end EDAT tools including Synthesis, DFT, Formal Verification, Logic Equivalence Checks Hands-on experience using commercial synthesis tools like Synopsys-DC/FC, Cadence-Genus is a must. Experience with advance technology nodes 7nm and below. Hands-on experience in debug & deliver solutions to critical design issues related to synthesis. TCL, Perl or Python scripting is a plus. Self-motivated team player with a zeal to drive high team performance. Good problem solving and debugging skills. Strong verbal & written communication skills We are Siemens A collection of over 377,000 minds building the future, one day at a time in over 200 countries. All employment decisions at Siemens are based on qualifications, merit and business need. Bring your curiosity and creativity and help us shape tomorrow! We offer a comprehensive reward package which includes a competitive basic salary, variable pay, other benefits, pension, healthcare and actively support working from home. We are an equal opportunity employer and value diversity at our company. We do not discriminate based on race, religion, color, national origin, sex, gender, gender expression, sexual orientation, age, marital status, veteran status, or disability status. Transform the everyday #LI-EDA #LI-Hybrid

Posted 1 month ago

Apply
cta

Start Your Job Search Today

Browse through a variety of job opportunities tailored to your skills and preferences. Filter by location, experience, salary, and more to find your perfect fit.

Job Application AI Bot

Job Application AI Bot

Apply to 20+ Portals in one click

Download Now

Download the Mobile App

Instantly access job listings, apply easily, and track applications.

Featured Companies