Get alerts for new jobs matching your selected skills, preferred locations, and experience range.
5 - 8 years
20 - 25 Lacs
Hyderabad
Work from Office
Position: Synthesis + STA Engineer Experience: 5+ yrs Qualification: B.Tech / B.E or M.Tech / M.E. Job Location: Bangalore Job Type: Permanent & Day Shift Responsibilities: Experience in handling complex data path oriented multi-million gate synthesis. Working Knowledge on Physical synthesis using tools like Genus, Fusion Compiler • Experience in developing constraints for multi-clock domains hierarchical/flat timing analysis • Good working knowledge in multi-power domain synthesis and structural power checks using CLP. • Hands-on experience in Formal verification along with strong debugging skills for resolving issues/aborts. • Good working knowledge in Pre-lyt STA and analyzing timing reports and generating timing ECOs • Good knowledge on analyzing trade-offs and recipes for timing/area/power/congestion. • Exposure in TCL scripting for usage in Synthesis/STA • Knowledge on Hierarchical STA with Hyperscale is a plus • Good team player. Need to interact with the stakeholders proactively • Ability to debug and solve issues independently Minimum Qualifications • Bachelors degree in engineering, Electronics, or related field. • 5 to 8 years Hardware Engineering experience or related work experience. We are looking out for candidates who can join 15 to 30 days notice max. Please share your updated profile to: ravindra.m@creenosolutions.com or you may reach out 83040937197
Posted 3 months ago
2 - 7 years
13 - 17 Lacs
Bengaluru
Work from Office
General Summary: As a leading technology innovator, Qualcomm pushes the boundaries of what's possible to enable next-generation experiences and drives digital transformation to help create a smarter, connected future for all. As a Qualcomm Hardware Engineer, you will plan, design, optimize, verify, and test electronic systems, bring-up yield, circuits, mechanical systems, Digital/Analog/RF/optical systems, equipment and packaging, test systems, FPGA, and/or DSP systems that launch cutting-edge, world class products. Qualcomm Hardware Engineers collaborate with cross-functional teams to develop solutions and meet performance requirements. Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field.Additional Job DescriptionJob description: As an IR/PDN Design automation engineer responsibilities would involve deploying new features/methodologies related to IR and IR-STA domain. Scope of the work would cover IR flow/methodology development, productivity improvement, QCOM Flow development and Support for IR Closure IR/PDN Closure (SOC and Block Level) involves a multi domain analysis -Physical, Electrical and Timing and this complex closure on lower technologies can pose challenging problems that would require a grasp across multiple domains Key requirements: Thorough knowledge of the ASIC design cycle. Good understanding of IR/PDN Methodology. Expertise in IR tools (RHSC, Voltus) . Good Understanding of basic STA concepts. Good at scripting languages (Python, TCL, Perl). Exposure to PNR and Extraction domain. Qualities like team player, fast learner and highly motivated Qualification: BE/BTech + 2 years of experience, or ME/MTech + 1 years of experienceYou may e-mail or call Qualcomm's toll-free number found .
Posted 3 months ago
3 - 8 years
5 - 10 Lacs
Hyderabad
Work from Office
Job Area: Engineering Group, Engineering Group > Hardware Engineering General Summary: As a leading technology innovator, Qualcomm pushes the boundaries of what's possible to enable next-generation experiences and drives digital transformation to help create a smarter, connected future for all. As a Qualcomm Hardware Engineer, you will plan, design, optimize, verify, and test electronic systems, bring-up yield, circuits, mechanical systems, Digital/Analog/RF/optical systems, equipment and packaging, test systems, FPGA, and/or DSP systems that launch cutting-edge, world class products. Qualcomm Hardware Engineers collaborate with cross-functional teams to develop solutions and meet performance requirements. Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 4+ years of Hardware Engineering or related work experience. OR Master's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 3+ years of Hardware Engineering or related work experience. OR PhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience. We are looking for bright ASIC design engineers with excellent analytical and technical skills. This is an excellent opportunity to be part of a fast paced team responsible for delivering Snapdragon CPU design, flows for high performance SoCs in sub-10nm process for Mobile, Compute and IOT market space. Participate on a project involved in the development of ASICs, with emphasis in Place and Route Implementation, Timing Closure, Low Power, Power Analysis and Physical Verification. Create design of experiments and do detailed PPA comparison analysis to improve quality of results, tuning recipes and setting course for the projects going forward Work closely with RTL design, Synthesis, low power, Thermal, Power analysis and Power estimation teams to optimize Performance, Power and Area(PPA) Tabulate metrics results for analysis comparison Develop Place & Route recipes for optimal PPA Minimum Qualifications 10-15 years of High Performance core Place & Route and ASIC design Implementation work experience Preferred Qualifications Extensive experience in Place & Route with FC or Innovus is an absolute must Complete ASIC flow with low power, performance and area optimization techniques Experience with STA using Primetime and/or Tempus is required Proficient in constraint generation and validation Experience of multiple power domain implementation with complex UPF/CPF definition required Formal verification experience (Formality/Conformal) Perl/Tcl, Python, C++ skills are needed Strong problem solving and ASIC development/debugging skills Experience with CPU micro-architecture and their critical path Low power implementation techniques experience High speed CPU implementation Clock Tree Implementation Techniques for High Speed Design Implementation are required Exposure to Constraint management tool and Verilog coding experience Education Requirements Required:Bachelor's, Electrical Engineering or equivalent experiencePreferred:Master's, Electrical Engineering or equivalent experience Keywords Innovus, FC, UPF, STA, Formal Verification, Genus, Primetime, Tempus, SOD Applicants : Qualcomm is an equal opportunity employer. If you are an individual with a disability and need an accommodation during the application/hiring process, rest assured that Qualcomm is committed to providing an accessible process. You may e-mail disability-accomodations@qualcomm.com or call Qualcomm's toll-free number found here. Upon request, Qualcomm will provide reasonable accommodations to support individuals with disabilities to be able participate in the hiring process. Qualcomm is also committed to making our workplace accessible for individuals with disabilities. (Keep in mind that this email address is used to provide reasonable accommodations for individuals with disabilities. We will not respond here to requests for updates on applications or resume inquiries). Qualcomm expects its employees to abide by all applicable policies and procedures, including but not limited to security and other requirements regarding protection of Company confidential information and other confidential and/or proprietary information, to the extent those requirements are permissible under applicable law. To all Staffing and Recruiting Agencies : Our Careers Site is only for individuals seeking a job at Qualcomm. Staffing and recruiting agencies and individuals being represented by an agency are not authorized to use this site or to submit profiles, applications or resumes, and any such submissions will be considered unsolicited. Qualcomm does not accept unsolicited resumes or applications from agencies. Please do not forward resumes to our jobs alias, Qualcomm employees or any other company location. Qualcomm is not responsible for any fees related to unsolicited resumes/applications. If you would like more information about this role, please contact Qualcomm Careers.
Posted 3 months ago
3 - 8 years
5 - 10 Lacs
Bengaluru
Work from Office
Job Area: Engineering Group, Engineering Group > Hardware Engineering General Summary: Are you interested in working with a world-class CPU design team? Are you interested in the application of formal methods to the verification of application processors? In contributing to the development of the next generation of formal methodologies in this space? Qualcomm's CPU team has some of the best CPU architects and engineers on the planet, developing the processors that will power the future. Come and join us on this exciting adventure. Sharpen your formal verification skills to their fullest on some of the complex designs ever attempted. Roles and Responsibilities: Work with design team to understand design intent and bring up verification plans and schedules with an eye towards the end-to-end formalization of the refinement from architecture to micro-architecture Define formal verification architecture, develop test plans and build end-to-end formal sign-off environments for Qualcomm CPU components Engage in full-spectrum deployment of model-checking technology to hardware designs including property verification, math proofs, architectural modeling and validation amongst other cutting-edge application areas To be successful in this position you will need: BA/BS degree in CS/EE with 8+ years of practical experience in application of formal methods in hardware or software Strong model checking or theorem proving background/experience in verification of complex systems Experience in writing assertions and associated modeling code in Hardware Description Languages or in proving correctness of architectural specifications using formal methods Working familiarity with model checkers like Jaspergold and VC-Formal or theorem-proving tools such as ACL2 and HOL The ideal candidate will have the following experience: MS/PhD degree in CS/EE; 4+ years of practical experience Strong foundation in formal methods and in their application to hardware specifications and/or implementations Domain knowledge in one or more of these areas:Microprocessor architecture and micro-architecture, instruction set architecture, floating-point math, memory consistency, memory coherency, security architectures Strong software engineering skills with proven ability in automation and proficiency in at least one programming language (C++, Python, TCL etc.) Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 4+ years of Hardware Engineering or related work experience. OR Master's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 3+ years of Hardware Engineering or related work experience. OR PhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience. Applicants : Qualcomm is an equal opportunity employer. If you are an individual with a disability and need an accommodation during the application/hiring process, rest assured that Qualcomm is committed to providing an accessible process. You may e-mail disability-accomodations@qualcomm.com or call Qualcomm's toll-free number found here. Upon request, Qualcomm will provide reasonable accommodations to support individuals with disabilities to be able participate in the hiring process. Qualcomm is also committed to making our workplace accessible for individuals with disabilities. (Keep in mind that this email address is used to provide reasonable accommodations for individuals with disabilities. We will not respond here to requests for updates on applications or resume inquiries). Qualcomm expects its employees to abide by all applicable policies and procedures, including but not limited to security and other requirements regarding protection of Company confidential information and other confidential and/or proprietary information, to the extent those requirements are permissible under applicable law. To all Staffing and Recruiting Agencies : Our Careers Site is only for individuals seeking a job at Qualcomm. Staffing and recruiting agencies and individuals being represented by an agency are not authorized to use this site or to submit profiles, applications or resumes, and any such submissions will be considered unsolicited. Qualcomm does not accept unsolicited resumes or applications from agencies. Please do not forward resumes to our jobs alias, Qualcomm employees or any other company location. Qualcomm is not responsible for any fees related to unsolicited resumes/applications. If you would like more information about this role, please contact Qualcomm Careers.
Posted 3 months ago
2 - 6 years
4 - 8 Lacs
Bengaluru
Work from Office
About The Role : Role Purpose: A Business Finance Manager role requires working with cross-functional teams Do: - Co-own the financial plan of the portfolio along with the portfolio lead. - Revenue governance (including client interactions for deal closures and contracting; forecasting, revenue recognition) - Margin Governance (including cost take out initiatives, systemic and sustainable cost reduction analysis). - Working capital governance (including unbilled reduction, timely invoicing, and collection, improving debt ageing and PDD). - MIS for the business unit including cost pyramid analytics, revenue leakage vs order book. - Critical attributes to success would be strong communication, cadence, and resilience. - Commercial Structuring and Deal pricing for multiple lines of business
Posted 3 months ago
3 - 5 years
5 - 7 Lacs
Muzaffarpur
Work from Office
Job Purpose "This position is open with Bajaj Finance ltd." To handle and provide solution for a transactional activities of field team and making sure the implementation of projects are end to end satisfying the requirement. Duties and Responsibilities 1.Resolving SFDC functions related issues 2.Resolving BRE level issues 3.Educating internal and field teams on issues due to training requirements 4.Constant observations on the issues raised by the field team 5.Raising regular IT request to resolve issues 6.Constant communication between IT and Product teams to identify the changes 7.Attending bi-weekly meetings with IT to find the bigger solution 8.Find solutions to the repetitive problems and submit BRD 9.Interacting with field teams to identify the exact issues Required Qualifications and Experience ducational Qualifications a)Graduate or equivalent b)1+ years of experience Finance industry support of system c)Well versed in MS Office d)Agile ability on the work timings
Posted 3 months ago
5 - 10 years
7 - 12 Lacs
Bengaluru
Work from Office
Job Area: Engineering Group, Engineering Group > Hardware Engineering General Summary: Qualcomm is a company of inventors that unlocked 5G ushering in an age of rapid acceleration in connectivity and new possibilities that will transform industries, create jobs, and enrich lives. But this is just the beginning. It takes inventive minds with diverse skills, backgrounds, and cultures to transform 5Gs potential into world-changing technologies and products. This is the Invention Age and this is where you come in. You will be joining a successful engineering team whose deliveries can be found in billions of mobile, compute and IoT products worldwide. Based out of Qualcomm's Bangalore office, this role offers a position in Digital Design working on IP subsystem and cores targeted to a variety of industry leading SoCs. Key Responsibilities Develop micro-architecture and RTL design for Cores related to security. Responsible for block level design. Micro architecture and enabling SW teams to use HW blocks. Running ASIC development tools including Lint and CDC. Report status and communicate progress against expectations. Minimum Qualifications Bachelor's degree in Engineering, Information Systems, Computer Science, or related field. 5+ years Hardware Engineering experience or related work experience. Preferred Qualifications 5-to 10 years of work experience in ASIC/SoC Design Experienced in RTL design using Verilog / System Verilog. Knowledge of cryptography, public/private key, hash functions, random number generator, encryption/signatures algorithms (AES, SHA, GMAC, etc.) Knowledge and experience in Root of Trust and HW crypto accelerators will be a plus. Knowledge and experience of defining HW/FW interfaces. Experienced in Linting, CDC and LEC. Experienced in database management flows with Clearcase/Clearquest. Ability to program effectively in Verilog, C/C++, Python, Perl Excellent oral and written communications skills Proactive, creative, curious, motivated to learn and contribute with good collaboration skills.. Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 6+ years of Hardware Engineering or related work experience. OR Master's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 5+ years of Hardware Engineering or related work experience. OR PhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 4+ years of Hardware Engineering or related work experience. Applicants : Qualcomm is an equal opportunity employer. If you are an individual with a disability and need an accommodation during the application/hiring process, rest assured that Qualcomm is committed to providing an accessible process. You may e-mail disability-accomodations@qualcomm.com or call Qualcomm's toll-free number found here. Upon request, Qualcomm will provide reasonable accommodations to support individuals with disabilities to be able participate in the hiring process. Qualcomm is also committed to making our workplace accessible for individuals with disabilities. (Keep in mind that this email address is used to provide reasonable accommodations for individuals with disabilities. We will not respond here to requests for updates on applications or resume inquiries). Qualcomm expects its employees to abide by all applicable policies and procedures, including but not limited to security and other requirements regarding protection of Company confidential information and other confidential and/or proprietary information, to the extent those requirements are permissible under applicable law. To all Staffing and Recruiting Agencies : Our Careers Site is only for individuals seeking a job at Qualcomm. Staffing and recruiting agencies and individuals being represented by an agency are not authorized to use this site or to submit profiles, applications or resumes, and any such submissions will be considered unsolicited. Qualcomm does not accept unsolicited resumes or applications from agencies. Please do not forward resumes to our jobs alias, Qualcomm employees or any other company location. Qualcomm is not responsible for any fees related to unsolicited resumes/applications. If you would like more information about this role, please contact Qualcomm Careers.
Posted 3 months ago
3 - 7 years
5 - 9 Lacs
Bengaluru
Work from Office
L3 Support - Submarine Modem Technology Experience:4-8 Years Salary:15 -18 LPA Offshore Location:Bangalore (Preferred) Shift Timings No L3 -Support requirements (Ciena MCP, Infinera DNA) Sub-sea systems knowledge, specifically: Submarine modem technology, e.g.,Ciena Wave Logic, Infinera ICE Submarine Line Terminal Equipment / Photonics Power feed equipment Management systems (e.g., Ciena MCP, Infinera DNA) Submerged wet plant, e.g., repeater technology
Posted 3 months ago
3 - 7 years
5 - 9 Lacs
Bengaluru
Work from Office
Primary & Mandatory Skill: Client Round (Yes/ No):Yes Location Constraint if any:Bangalore/Pune Shift timing:General
Posted 3 months ago
1 - 6 years
2 - 3 Lacs
Navi Mumbai
Work from Office
SUMMARY Business Analyst (Advance Excel) Position at Leading MNC in Mumbai-Airoli Job Role : We are in search of individuals experienced in Business Analyst (Advance Excel) to become part of our team. Minimum Qualifications : Possession of a Bachelor's degree At least 1 year of experience in Business Analyst (Advance Excel) Skills Required : Exceptional verbal and written communication abilities Proficiency in MS Office applications (Excel, Word, and PowerPoint) Capability to work night shifts (US shift timings) All mark sheets until the last semester of graduation without any backlog/arrears, Aadhar card, and PAN card Additional Requirements : Residency within 30 km from Airoli Shift Timing: Rotational Night Shift, 2 Days Week Off Immediate Joiners Preferred Requirements Requirements: : Bachelor's degree 1 year of experience in Business Analyst (Advance Excel) Exceptional verbal and written communication abilities Proficiency in MS Office applications (Excel, Word, and PowerPoint) Capability to work night shifts All mark sheets until the last semester of graduation without any backlog/arrears, Aadhar card, and PAN card Benefits Salary: 25400/Month CTC PF ESI BOTH WAY CAB WORK FROM OFFICE
Posted 3 months ago
8 - 13 years
10 - 15 Lacs
Bengaluru
Work from Office
About The Role : The Client Development Group (CDG) is looking for a highly motivated SOC/IP RTL Design Engineer Lead to join the client SOC frontend design and integration team for the next generation of Client SOC. In this role, the candidate's responsibilities include, although not limited to: Understand IP and SOC arch/urach requirements for building client SOC, understand the global flows like clock, power delivery, design for debug (DFD) etcFamiliar with IP/SOC design tools, flows and methodology. Familiar with all aspects of the SoC/IP design flow from high-level design to synthesis, timing and power to create a design database that is ready for manufacturing. Have thorough understanding of design quality requirements for delivering a robust and scalable IP. Perform integration of functional units and subsystems into SoC full chip. Have good understanding of uarch concepts and RTL coding . Run, analyse and fix various quality check tools and flows such as CDC, lint, VCLP, etc. Define power domains using UPF and hit performance, power and area targets. Work with backend engineers on pre and post physical design timing closure. Work with verification engineering to debug test cases in RTL and Gate Level simulation environment. Work with cross-functional teams to make sure designs are delivered on time, and with highest quality, by incorporating proper checks at every stage of the design process. As a lead, set priorities for the team, get results across boundaries, ensure an inclusive work environment, develop employees. Qualifications Bachelor's in Electrical/ Computer Engineering, Computer Science or related field plus 8+ years of relevant experience. OR a Master's degree in Electrical/Computer Engineering, Computer Science or related field with 6+years of relevant experience. ( Years of Experience updated) Inside this Business Group The Client Computing Group (CCG) is responsible for driving business strategy and product development for Intel's PC products and platforms, spanning form factors such as notebooks, desktops, 2 in 1s, all in ones. Working with our partners across the industry, we intend to deliver purposeful computing experiences that unlock people's potential - allowing each person use our products to focus, create and connect in ways that matter most to them. As the largest business unit at Intel, CCG is investing more heavily in the PC, ramping its capabilities even more aggressively, and designing the PC experience even more deliberately, including delivering a predictable cadence of leadership products. As a result, we are able to fuel innovation across Intel, providing an important source of IP and scale, as well as help the company deliver on its purpose of enriching the lives of every person on earth.
Posted 3 months ago
12 - 17 years
14 - 19 Lacs
Bengaluru
Work from Office
About The Role : About The Role ::In this position, you will be working in a team of enthusiastic engineers on High Speed Designs in P and R from RTL to GDSII.You will be part of ACE Group, in the P-Core design team driving Intel's latest CPU's in the latest process technology.Your responsibilities will include but not limited to: Meet the design targets of high performance and low-power digital design. Static timing analysis. Power Optimization. Design Convergence Experience at IP, SoC level. Ability to work in a highly dynamic environment across geographies. Back end design and implementation of new features. Post silicon performance push activities. PPA improvement and Methodology improvements Qualifications You must possess a Masters Degree in Electrical or Computer Engineering with atleast 10 or more years of experience in related field or a Bachelors Degree with at least 12 years of experience. Technical Expertise in Synthesis, Placement, CTS, Post-Route Optimization and P and R tools (CDNS and SNPS) Preferred Qualifications:- Familiarity with Verilog/ VHDL - Tcl, Perl, Python scripting Strong verbal and written communication skills Inside this Business Group The Core and Client Development Group (C2DG) is a worldwide organization focused on the development and integration of SOCs, Core „¢, and critical IPs that power Intel's leadership products, driving most of the Client roadmap for CCG, Delivering Server First Cores that enable continued growth for DCG and invest in future disruptive technologies.
Posted 3 months ago
3 - 8 years
5 - 10 Lacs
Bengaluru
Work from Office
About The Role : Creates bottomsup elements of chip design including but not limited to FET, cell, and blocklevel custom layouts, FUBlevel floor plans, abstract view generation, RC extraction and schematictolayout verification and debug using phases of physical design development including parasitic extraction, static timing, wire load models, clock generation, customer polygon editing, autoplace and route algorithms, floor planning, fullchip assembly, packaging, and verification. Troubleshoots a wide variety up to and including difficult design issues and applied proactive intervention. Schedules, staffs, executes and verifies complex chips development and execution of project methodologies and/or flow developments. Requires expansive knowledge and practical application of methodologies and physical design. Qualifications You should possess a BE or BTech or equivalent technical degree in Electronics Electrical engineering with 2-3+ years experienceExperience Skills: SoC Place and Route Physical design Layout convergence experience. Basic programming skills UNIX shell script Tcl Perl Python Additional qualifications include Proficiency in multiple levels of layout design which includes partitions, subsystems Proficiency in floor planning activities which include Par unit level assembly routing and integration of partition, section, custom blocks in to the FC floorplan Ability to comprehend issues of RC delay electromigration self heating and cross capacitance Ability to recognize failure prone layout structures and proactively contact engineers for guidance and produce electrically robust layout Inside this Business Group The Client Computing Group (CCG) is responsible for driving business strategy and product development for Intel's PC products and platforms, spanning form factors such as notebooks, desktops, 2 in 1s, all in ones. Working with our partners across the industry, we intend to deliver purposeful computing experiences that unlock people's potential - allowing each person use our products to focus, create and connect in ways that matter most to them. As the largest business unit at Intel, CCG is investing more heavily in the PC, ramping its capabilities even more aggressively, and designing the PC experience even more deliberately, including delivering a predictable cadence of leadership products. As a result, we are able to fuel innovation across Intel, providing an important source of IP and scale, as well as help the company deliver on its purpose of enriching the lives of every person on earth.
Posted 3 months ago
8 - 13 years
10 - 15 Lacs
Bengaluru
Work from Office
Responsibilities Perform Sub system level floor planning, placement, and routing for high-performance microprocessor design. Collaborate with cross-functional teams to achieve design goals. Close the design to meet timing, power, and area requirements. Implement engineering change orders (ECOs) to rectify functional bugs and timing issues. Ensure the quality and efficiency of the RTL to GDS2 implementation process. Required education Bachelor's Degree Preferred education Bachelor's Degree Required technical and professional expertise 8+ years of industry experience Good knowledge and hands on experience in physical design , timing and methodology which include logic synthesis, placement, clock tree synthesis, routing , post route closure. Should be knowledgeable in physical verification ( LVS,DRC.. etc) ,Noise analysis, Power analysis and electro migration . Good knowledge and hands on experience in static timing analysis (closing timing at chip level) Good understanding of timing constraints . Should have experience in handling asynchronous timing, multiple corner timing closure. Preferred technical and professional experience Automation skills in PERL ,SKILL and/or TCL
Posted 3 months ago
2 - 7 years
4 - 9 Lacs
Bengaluru
Work from Office
Responsibilities As a Logic design lead in the IBM Systems division, you will be responsible for the micro architecture, design and development of a high-bandwidth, low-latency on-chip interconnect (NoC) and chip-to-chip interconnect and integration into high-performance IBM Systems. Design and architect different interconnect topologies as driven by bandwidth, latency and RAS requirements Develop the features, present the proposed architecture in the High level design discussion Develop micro-architecture, Design RTL, Collaborate with the Verification, DFT, Physical design, FW, SW teams to develop the feature Signoff the Pre-silicon Design that meets all the functional, area and timing goals Participate in silicon bring-up and validation of the hardware Required education Bachelor's Degree Preferred education Master's Degree Required technical and professional expertise 12+ years of relevant experience - At least 1 generation of processor interconnect design delivery leadership (eg UPI, axi, amba, NoC). - Expertise of SMP coherency - Experience in different on-chip interconnect topologies (e.g., mesh, crossbar) - Understanding of various snoop and data network protocols - Understanding of latency & bandwidth requirements and effective means of implementation - Working knowledge of queuing theory - numa/nuca architecture - Proficient in HDLs- VHDL / Verilog - Experience in High speed and Power efficient logic design -Experience in working with verification, validation, physical design teams for design closure including test plan reviews and verification coverage - Good understanding of Physical Design and able to collaborate with physical design team for floor planning, wire layer usage and budgets, placement of blocks for achieving high-performance design - Experience in leading uarch, RTL design teams for feature enhancements. Preferred technical and professional experience - Follow agile project leadership principles. Work with the team on estimation and execution plan. - Ability to quickly understand issues spanning multiple functional domains, switch context frequently and provide solutions to problems, is necessary.
Posted 3 months ago
8 - 13 years
10 - 15 Lacs
Bengaluru
Work from Office
Responsibilities -Lead the Architecture, Design and development of processor L2 and LLC (Last Level Cache) for high-performance IBM Systems. - Design and architect L2 cache and LLC as driven by capacity, latency, bandwidth, and RAS requirements. - Develop the features, present the proposed architecture in the High level design discussions - Develop micro-architecture, Design RTL, Collaborate with Verification, DFT, Physical design, FW, SW teams to develop the feature - Signoff the Pre-silicon Design that meets all the functional, area and timing goals - Participate in silicon bring-up and validation of the hardware - Lead a team of engineers, guide and mentor team members, represent as Logic Design Lead in global forums. - Estimate the overall effort to develop the feature. - Estimate silicon area and wire usage for the feature Required education Bachelor's Degree Preferred education Master's Degree Required technical and professional expertise -8+ years of relevant experience - At least 1 generation of processor L2 cache or LLC design delivery leadership. - Expertise in cache coherence protocols for symmetric multiprocessors (SMP), covering both chip SMP and multi-socket SMP. - Experience with NuCA / NuMA (Non-uniform Cache / Memory architecture) architectures and implementations. - Working knowledge of memory consistency, store ordering, weakly and strongly ordered memory. - Experience in logical and physical design of caches including directories (tags, set associative memories), data SRAM, design for low latency, multiple parallel finite state machine design, deadlock-free designs.
Posted 3 months ago
6 - 10 years
8 - 12 Lacs
Bengaluru
Work from Office
About The Role : Experience in Mixed-Signal layout design, holding bachelors degree in electrical/Electronic Engineering. To work independently on block levels analog layout design from schematic, estimating the Area, Optimizing Floorplan, Routing and Verifications. Firsthand experience in Critical Analog Layout design of blocks such as Temperature sensor, Serdes, PLL, ADC, DAC, LDO, Bandgap, Ref Generators, Charge Pump, Current Mirrors, Comparator, Differential Amplifier etc., Good at LVS/DRC debugging skills and other verifications for lower technology nodes like 14nm FinFet and below. Good understanding of Matching, EM, ESD, Latch-Up, Shielding, Parasitic and short channel concepts. Familiar with EDA tools like Cadence VLE/VXL, PVS, Assura and Calibre DRC/ LVS is a must. Understanding layout effects on the circuit such as speed, capacitance, power and area etc., Ability to understand design constraints and implement high-quality layouts. Multiple Tape out support experience will be an added advantage. Good people skills and critical thinking abilities to resolve the issue technically, and professionally. Excellent communication. Responsible for timely execution with high quality of layout design. Primary Skills Analog Layout Process or technology experience:TSMC 7nm, 5nm, 10nm,28nm , 45nm,40nm EDA Tools: Layout Editor:Cadence Virtuoso L, XL Physical verification :DRC, LVS, Calibre Secondary Skills IO layout
Posted 3 months ago
3 - 8 years
5 - 10 Lacs
Bengaluru
Work from Office
Overview: TekWissen Group is a workforce management provider throughout India and many other countries in the world. The below client is a leading Product Engineering Services company specializing in Semiconductor Design Services, Embedded Systems, Digital Solutions, Artificial Intelligence, Machine Learning, IoT, Networking, and Robotics. Job Title: PD with Synthesis Location: Bangalore, India Years of exp: 3+ Job Description Front-End Implementation Requirements. PD: We are looking for expertise in Pre-layout STA, CLP, PNR, STA, FV, CLP timing constraints, and Genus, with candidates who are willing and able to work on synthesis. Synthesis: We are looking for expertise in Synthesis, FV, CLP, and Genus, with candidates who are willing and able to work on synthesis. TekWissen Group is an equal opportunity employer supporting workforce diversity.
Posted 3 months ago
6 - 8 years
5 - 10 Lacs
Bengaluru
Work from Office
This role does design and layout of complex VLSI (very large scale integration) circuits using graphic editing tools in cutting edge technological nodes. A major portion of the job is in creation of new physical design data from concepts, partial schematics or a working knowledge of overall requirements. Responsibilities include checking the design integrity with respect to semiconductor ground rules and the logical function of the circuit. Symbolic circuit data (schematics) are converted to physical shapes which represent the semiconductor process. The role ranges from manual shapes and checking tool manipulations to extended team coordination and methodology creation. The employee guides functional objectives or technologies. Required education Bachelor's Degree Preferred education Master's Degree Required technical and professional expertise 6-8 Years of relevant experience in Memory Layout design for blocks like Caches, CAMs, Register files, multiport register Files, Compilers etc.Should be in a position to work hands on on memory IPs, help generate and curate new ideas for layout designing, innovate new ways of layout designing, bring leadership into work and have growth mindset and have openmindedness to automation ideas; Excellent communication skills to be able to work with crosssite designers, EDA for development and curation of new tools needed for work. Should be able to understand various memory architechtures, experience in bit cells layouts, compiler layout design; Should have hands on experience in Finfets, GAA etc. Should have had experience in technology nodes below 7nm; LVS, DRC, Antenna, DFM, EM, IR, Methodology check debugging and fixing is a must; Leadership to drive collaborative initiatives with cross teams; SRAM designing experience is an added advantage Preferred technical and professional experience Scripting to ease deliverables is an added advantage. Automation skills in PERL, Python ,SKILL and/or TCL Environment: Professional knowledge related to incumbent's function/business unit and its processes.Communication/Negotiation: Advise other professionals. Effectively utilize group dynamics. Negotiate to define approaches and goals.Problem Solving: Recognize complex problems related to functional objectives. Analyze situations and implement solutions, or develop new system elements, procedures or processes. Creativity and judgment applied to developmental work on different projects within the business environment. Contribution/Leadership:Provides ongoing technical /operational guidance to lead professional work teams, conducts special projects, or manages department(s) (national or international). Understand department/ functional mission and vision. Defines and decides objectives within specified business concept or project and may have responsibility for tools and assigned resources. Utilizes expertise to directly influence people outside department or function. Sometimes no precedent exists.Impact on Business/Scope:Accountable for department results and for activities and/or projects involving multi-functional teams. Regularly participates in overall functional program planning. Activities are subject to business measurements, impact customer satisfaction, and impact project costs or expenses.
Posted 3 months ago
7 - 12 years
35 - 80 Lacs
Pune, Bengaluru, Hyderabad
Hybrid
• Well versed with the Timing Closure (STA), Timing closure methodologies • Pre/Post-layout constraint development to Timing Closure • Handshake with the Design team & Develop functional/DFT constraints • Abstraction expertise like Hyperscale/ILM/ETM Required Candidate profile • RC Balancing & scaling analysis of critical data paths of full chip clock • Automation in PERL, TCL and EDA tool-specific scripting • DMSA @ full chip and custom scripts for timing fixes
Posted 3 months ago
4 - 6 years
6 - 10 Lacs
Bengaluru
Work from Office
Responsibilities The India System design team is responsible to own and deliver System design milestones for IBM POWER and mainframe platforms. The team collaborates with Global System design & development teams and stakeholders. As a Physical Design Engineer for PCB, the candidate must have experience to deliver complete custom PCB card designs, which would be used for our hardware products. Responsibilities As Physical Design Engineer, the responsibilities include Work with Card Logic Design and Card Signal Integrity Engineers to deliver complete custom PCB card designs. Implement feedback from bring up efforts for modifications to existing card layouts. Work in the Cadence design space to layout, wire multi-layer PCB designs. Create EC list of changes from one release to the next. Lead Physical Design reviews to support Gerber release schedules Generate and maintain documentation for PCB card designs Required education Bachelor's Degree Preferred education Master's Degree Required technical and professional expertise Bachelors in Electrical/Electronics Engineering Experience with CAD tools for PCB design Programming experience (Python, SKILL, etc.) Preferred technical and professional experience Familiarity with server design and architecture. Experience with Cadence tools for PCB design Experience with PCB fabrication processes Multi-disciplinary engineering experience (Mechanical, Thermal, etc.) Experience with Git, GitHub, or other software repository versioning tools
Posted 3 months ago
3 - 5 years
6 - 10 Lacs
Bengaluru
Work from Office
Responsibilities As a Logic design engineer in the IBM Systems division, you will be responsible for the microarchitecture design and development of features to meet Secure, high performance & low power targets of the Mainframe and / or POWER customers. Deep expertise in the implementation of functional units within the core / cache / Memory controller / Interrupt / crypto / PCIE / DLL Good understanding of HW / SW co design / accelerators to enhance system level performance. Collaborate with the Chip development, Unit Verification, Physical design, testgen, millcode teams to develop the feature. Pre-Silicon:Signoff the Design that meets all the functional, area and timing goals. Required education Bachelor's Degree Preferred education Bachelor's Degree Required technical and professional expertise Experience in Chip design and development. Understand CPU / GPU / RISC V architectures. Expertise in one of the architecture and design of Core units (Fetch, Decode, arithmetic units -adders, multipliers, L1/L2/L3 cache , Mem , IO ) Understand RISC V core. Experience with VLSI Design in VHDL / Verilog logic (RTL) design, timing closure, CDC analysis etc. Understand and Design Power efficient logic. Agile project planning and execution.
Posted 3 months ago
4 - 8 years
9 - 13 Lacs
Bengaluru
Work from Office
Responsibilities 1. Hands on work on custom layout for analog blocks like High Speed SerDes and General purpose IO designs with Cadence Virtuoso on latest technologies like 5nm and below and also take leadership roles in delivery of IPs 2. Work on Floor planning, power design, signal routing strategy, EMIR awareness andparasitic optimisations 3. Understand and apply analog Layout techniques to ensure the design meets performance with minimum possible area and good yield. 4. Participate in building and enhancing layout flow for faster, higher quality design process. 5. Checking physical verifications like DRC/LVS/ERC/ANT/DFM and other IBM internal checks 6. Collaborate with Circuit Designers to solve challenging problems 7. Writing SKILL/PYTHON scripts to automate repetitive tasks 8. Work with Place and Route engineer to integrate custom macros into top level. 9. Able to perform design reviews across global team 10. Work closely with required global teams to ensure the success of the whole product. 11. Leadership in delivery of macros we plan to own from India Job requirements: 1. Experience in doing layouts for analog blocks like SerDes, ADCs, DACs, LDOs, PLLs, BGAP & amplifiers etc. 2. Experience in designing layouts for high-speed circuits is a plus. 3. Layout experience in the following technology nodes:3nm, 5nm and 7nm FinFET. 4. Good team worker with multi-discipline, multi-cultural and multi-site environments 5. Strong fundamental knowledge in semiconductor device physics, layout principles, IC reliability and failure mechanisms 6. Good problem-solving skills are essential where problems are analysed upfront, identifying gaps, and providing optimum solutions 7. Knowledge in Skill/perl/tcl/Python scripting is a plus. Required education Bachelor's Degree Preferred education Bachelor's Degree Required technical and professional expertise The Analog layout design engineer with experience in next generation Ultra high speed serial IO link (HSS) interface for Cognitive, ML,DL, and data center applications. The engineer needs to have knowledge in the design and development full custom analog layouts for ultra high speed 32G/50G/112G IO link interfaces. Preferred technical and professional experience Experience in 7 and 14 nm analog layout design. Working on Cutting edge technology and HSS domain . Quick learner, deep layout design knowledge, problem solving skills and good communication skills with cross teams across the Geos.
Posted 3 months ago
2 - 5 years
4 - 8 Lacs
Bengaluru
Work from Office
Responsibilities In this role, you are expected to Efficient in LVS/DRC Runset development Hands on experience in working on LVS and DRC runset development and support Knowledge/Exposure in lower process node Have excellent debugging skills. Have strong interpersonal skills needed to coordinate deliverables and requirements from several areas within and outside of the organisation. Have familiarity with ICV , Calibre Physical Design Verification Tools Required education Bachelor's Degree Preferred education Master's Degree Required technical and professional expertise 2-5 years of Chip Layout and Runset Coding (ICV / Calibre ) Chip layout fundamentals (understanding the layers and how they connect and the rules on sizing and spacing and the electrical connectivity logic) Runset coding in general, ICV pxl in particular Basic SKILL code (for interfacing with Virtuoso) Basic TCL for interfacing with Custom Compiler and ICV Basic Python scripting VLSI knowledge Proven problem-solving skills and the ability to work in a team environment are a must EDA tool development experience Preferred technical and professional experience Cadence,Synopsys,VLSI Knowledge
Posted 3 months ago
1 - 6 years
37 - 42 Lacs
Bengaluru
Work from Office
Candidate should have very good experience in Physical design activities of block and SoC level. Should be well experienced in floor-planning, partitioning, placement, clock tree synthesis, route , physical verification and all signoff checks closure. Experience with tools such as Innovus/Encounter, ICC, Caliber, LEC, Primetime etc is highly desirable. Full chip tape out experience based on 5nm/7nm/16nm technologies is preferred. Candidate would be required to work on various phases of SOC physical design activities of top level & block level - floor-planning, partitioning, placement, clock tree synthesis, route, physical verification (LVS/DRC/ERC/Antenna etc). Should have excellent problem solving skill to help through congestion resolution and timing closure. Candidate should be able to meet congestion, timing and area metrics of design. Would be required to do equivalence checks, STA, Crosstalk delay analysis ,noise analysis, power optimization. Should be able to implement timing and functional ECOs. In this role, the Engineer will apply Broadcoms proven design methodology and milestone flow to meet Broadcoms rigorous criteria for achieving Right-first time silicon. Candidate should be able to work independently and guide other team members. Should be experienced in working in a global team and dynamic environment. Should possess ability to learn and adapt to new tools and methodologies. Excellent communication skill is a must. If you are located outside USA, please be sure to fill out a home address as this will be used for future correspondence.
Posted 3 months ago
Upload Resume
Drag or click to upload
Your data is secure with us, protected by advanced encryption.
Browse through a variety of job opportunities tailored to your skills and preferences. Filter by location, experience, salary, and more to find your perfect fit.
We have sent an OTP to your contact. Please enter it below to verify.
Accenture
36723 Jobs | Dublin
Wipro
11788 Jobs | Bengaluru
EY
8277 Jobs | London
IBM
6362 Jobs | Armonk
Amazon
6322 Jobs | Seattle,WA
Oracle
5543 Jobs | Redwood City
Capgemini
5131 Jobs | Paris,France
Uplers
4724 Jobs | Ahmedabad
Infosys
4329 Jobs | Bangalore,Karnataka
Accenture in India
4290 Jobs | Dublin 2