Get alerts for new jobs matching your selected skills, preferred locations, and experience range. Manage Job Alerts
10.0 - 12.0 years
0 Lacs
bengaluru, karnataka, india
On-site
Minimum qualifications: Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience. 10 years of experience in ASIC development with Verilog/SystemVerilog, Vhsic Hardware Description Language (VHDL). Experience in micro-architecture and design IPs and Subsystems. Experience in ASIC design verification, synthesis, timing/power analysis, and Design for Testing (DFT). Preferred qualifications: Experience with scripting languages (e.g., Python or Perl). Experience in SoC designs and integration flows. Knowledge of bus architectures, fabrics/NoC, processor design, accelerators, or memory hierarchies.. Knowledge of high performance and low power design techniques. About the job In this role, you'll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You'll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems. In this role, you will be part of a team developing ASICs used to accelerate and improve traffic efficiency in data centers. You will collaborate with members of architecture, verification, power and performance, physical design, etc. to specify and deliver high quality designs for next generation data center accelerators. You will solve technical problems with innovative micro-architecture and practical logic solutions, and evaluate design options with complexity, performance, power and area in mind.Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible. Responsibilities Drive development of Complex IPs and Subsystems along with a team of engineers in the Bengaluru design organization. Own micro-architecture and implementation of IPs and subsystems. Work with Architecture, Firmware and Software teams to drive feature closure and develop micro-architecture specifications. Drive design methodology, libraries, debug, code review in coordination with other IPs Design Verification (DV) teams and physical design teams. Identify and drive Power, Performance and Area improvements for the domains owned.
Posted 1 week ago
5.0 - 9.0 years
0 Lacs
karnataka
On-site
As an experienced professional in ASIC development with a background in Electrical Engineering, Computer Engineering, or related fields, you will play a crucial role in shaping the future of AI/ML hardware acceleration. Your primary responsibility will be to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. Working within a dynamic team environment, you will contribute to the innovation behind products loved by millions worldwide, focusing on verifying complex digital designs with a specific emphasis on TPU architecture and its integration within AI/ML-driven systems. Your role will also involve collaborating with cross-functional teams to design ASICs that enhance traffic efficiency in data centers. By leveraging your expertise in micro-architecture and logic solutions, you will be responsible for specifying and delivering quality designs for next-generation data center accelerators. Additionally, you will lead a team of Engineers in the design organization to deliver IPs or Subsystems, drive feature closure, and develop microarchitecture specifications in alignment with Architecture, Firmware, and Software teams. The ML, Systems, & Cloud AI (MSCA) organization at Google focuses on designing, implementing, and managing the hardware, software, machine learning, and systems infrastructure for all Google services and Google Cloud. As a member of this team, you will be at the forefront of driving innovation and shaping the future of hyperscale computing. Your contributions will prioritize security, efficiency, and reliability across all projects, from developing the latest TPUs to managing a global network. Your key responsibilities will include leading a team of Engineers, owning microarchitecture and implementation of IPs and subsystems in the networking domain, collaborating with cross-functional teams, driving design methodology enhancements, and identifying opportunities for Power, Performance, and Area improvements within the domains you oversee.,
Posted 1 week ago
3.0 - 7.0 years
0 Lacs
karnataka
On-site
As an experienced professional in the field of computer architecture performance analysis and optimization, you will play a crucial role in shaping the future of AI/ML hardware acceleration. Your primary responsibility will be to drive the advancement of cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You will have the opportunity to work alongside a diverse team of experts who constantly strive to push boundaries and develop custom silicon solutions that drive the future of Google's TPU. Your expertise in developing software systems in C++ will be invaluable as you contribute to the innovation behind products loved by millions worldwide. Your role will involve working closely with hardware and software architects to model, analyze, and define next-generation Tensor Processing Units (TPU). You will be tasked with conducting Machine Learning (ML) workload characterization and benchmarking, as well as performance and power analysis to evaluate proposals effectively. Collaboration will be a key aspect of your responsibilities, as you work with partners in hardware design, software, compiler, ML model, and research teams to facilitate effective hardware/software codesign. Your insights and optimizations will help shape the capabilities and roadmap for next-generation TPUs, playing a pivotal role in the continuous advancement of AI/ML hardware acceleration. Join us in the Technical Infrastructure team where we take pride in developing and maintaining the architecture that keeps Google's product portfolio running smoothly. As part of this team, you will have the opportunity to leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.,
Posted 1 month ago
4.0 - 8.0 years
0 Lacs
karnataka
On-site
As an experienced professional in ASIC development with a Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, you will be leading a team of engineers in Bengaluru to deliver AI/ML compute intensive IPs and subsystems. With 8 years of experience in Verilog/SystemVerilog, VHDL, or Chisel, and 4 years of people management expertise, you will collaborate with Architecture, Firmware, and Software teams to drive feature closure and develop microarchitecture specifications. Your responsibilities will include taking ownership of complex IPs or subsystems, implementing RTL, and driving design methodology, libraries, debug, and code review in coordination with other IPs Design Verification (DV) teams and physical design teams. Additionally, you will be tasked with identifying and driving power, performance, and area improvements for the domains owned. Your role will involve working on cutting-edge SoCs used to accelerate machine learning computation in data centers. You will be solving technical issues with innovative micro-architecture and practical logic solutions, and evaluating design options with complexity, performance, power, and area in mind. Furthermore, you will contribute to the innovation behind products loved by millions worldwide, leveraging your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems. The future of AI/ML hardware acceleration awaits you in this role, where you will have the opportunity to shape cutting-edge TPU technology that powers Google's most demanding AI/ML applications. You will be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. Your contributions will play a crucial role in delivering high-quality designs for next-generation data center accelerators, collaborating with various teams such as architecture, verification, power and performance, and physical design. The Technical Infrastructure team at Google is responsible for the architecture that keeps everything running smoothly online. From data centers to the next generation of Google platforms, this team ensures Google's product portfolio remains at the forefront of innovation. By joining this team, you will play a key role in maintaining networks, ensuring users have the best and fastest experience possible.,
Posted 1 month ago
8.0 - 12.0 years
0 Lacs
chennai, tamil nadu
On-site
As the Hardware Design Lead at Haystack Robotics, you will be responsible for leading all system hardware design activities for our Autonomous Mobile Robot products. You will work closely with the Software and Industrial Design teams to ensure the success of product development. Your role will involve planning hardware development for new products, executing projects on schedule, and maintaining high quality standards. You will be expected to solve technical issues with a disciplined approach, scope effort, create schedules, oversee test plan execution, and provide regular updates to management. In this position, you will be required to constantly pursue operational efficiency improvements and serve as a role model for disciplined bug/issue tracking and resolution. Additionally, you will lead the hiring process and build a capable team while mentoring junior engineers. To be successful in this role, you should have a minimum qualification of B.E/B-tech in Electronics or a related discipline, with an M.E./M.Tech. preferred. You should have 8 to 10 years of experience in hardware design and validation in robotics or embedded systems. Hands-on experience in all aspects of embedded system hardware development on multiple projects with increasing responsibility and scope is essential, along with exposure to Firmware/Software. Your experience should include embedded system design and integration, working with various components such as CPUs, memory interfaces, USB, MIPI, I2C, UART, SPI, Lidar, cameras, sensors, batteries, Bluetooth/WiFi, and more. You should also have knowledge of processors like i.MX8, nVidia Jetson, Qualcomm Snapdragon, and their subsystem design. Expertise in handling sensor-based design, power supply design, coordination with PCB Layout and Software team, and high-speed design capabilities is required. Experience with FCC/CE/UL certification processes is also necessary. As a Hardware Design Lead, you should be able to translate high-level product requirements into system hardware specifications, evaluate and select components, and utilize bug/issue tracking tools like Mantis and JIRA. Demonstrated leadership experience, effective project management skills, and the ability to mentor and lead teams are key aspects of this role. You should possess strong collaboration skills, the ability to influence others, and a track record of achieving results in a fast-paced, start-up environment.,
Posted 1 month ago
5.0 - 9.0 years
0 Lacs
karnataka
On-site
Minimum qualifications: Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, a related field, or equivalent practical experience. You should possess at least 5 years of experience in ASIC development with Verilog/SystemVerilog and VHDL. It is essential to have experience in ASIC design verification, synthesis, timing/power analysis, and Design for Testing (DFT). Additionally, experience in micro-architecture and design of subsystems is required. Preferred qualifications: Ideally, you should have experience in SoC designs and integration flows. Proficiency in scripting languages such as Python or Perl would be beneficial. Knowledge of high performance and low power design techniques is preferred, along with an understanding of arithmetic units, bus architectures, processor design, accelerators, or memory hierarchies. About the job: As a member of our team, you will contribute to shaping the future of AI/ML hardware acceleration, focusing on cutting-edge TPU (Tensor Processing Unit) technology that drives Google's most demanding AI/ML applications. Your responsibilities will involve verifying complex digital designs, specifically related to TPU architecture and its integration within AI/ML-driven systems. You will work on ASICs used to enhance data center traffic, collaborating with various teams to deliver high-quality designs for next-generation data center accelerators. Innovation, problem-solving, and evaluation of design options will be key aspects of your role, with a focus on micro-architecture and logic solutions. The ML, Systems, & Cloud AI (MSCA) organization at Google is responsible for designing, implementing, and managing the hardware, software, machine learning, and systems infrastructure for all Google services and Google Cloud. Prioritizing security, efficiency, and reliability, the team works towards shaping the future of hyperscale computing, impacting users worldwide. Responsibilities: - Own microarchitecture and implementation of subsystems in the data center domain. - Collaborate with Architecture, Firmware, and Software teams to drive feature closure and develop microarchitecture specifications. - Perform Quality check flows like Lint, CDC, RDC, VCLP. - Drive design methodology, libraries, debug, and code review in coordination with other IPs Design Verification (DV) teams and physical design teams. - Identify and implement power, performance, and area improvements for the domains owned.,
Posted 1 month ago
Upload Resume
Drag or click to upload
Your data is secure with us, protected by advanced encryption.
Browse through a variety of job opportunities tailored to your skills and preferences. Filter by location, experience, salary, and more to find your perfect fit.
We have sent an OTP to your contact. Please enter it below to verify.
Accenture
71627 Jobs | Dublin
Wipro
26798 Jobs | Bengaluru
Accenture in India
22262 Jobs | Dublin 2
EY
20323 Jobs | London
Uplers
14624 Jobs | Ahmedabad
IBM
13848 Jobs | Armonk
Bajaj Finserv
13848 Jobs |
Accenture services Pvt Ltd
13066 Jobs |
Amazon
12516 Jobs | Seattle,WA
Capgemini
12337 Jobs | Paris,France