Get alerts for new jobs matching your selected skills, preferred locations, and experience range. Manage Job Alerts
5.0 - 10.0 years
0 Lacs
karnataka
On-site
As a Senior DFT engineer with over 10 years of experience in SoC DfT implementation and verification of scan architectures, JTAG, memory BIST, ATPG, and LBIST, you will play a crucial role in ensuring the design quality and functionality of complex semiconductor devices. Your educational background should include a BE/ME/B.Tech/M.Tech degree from reputed institutes with a 1st class degree and a minimum of 5 years of relevant industry experience. Your expertise in Verilog/VHDL RTL coding and proficiency in using Mentor DfT tools and Cadence tools will be essential for success in this role. You will be responsible for tasks such as scan insertion, JTAG, LBIST, ATPG, DRC, and coverage analysis, as well as simulation debug with timing/SDF. It is expected that you have hands-on experience working on at least one SoC project from start to end. In addition to technical skills, you should possess qualities such as proactiveness, collaboration, and attention to detail. The ability to exercise independent judgment, debug issues, and identify root causes of simulation failures is crucial for this position. Strong interpersonal skills, effective communication (both oral and written), and self-motivation are also key attributes that will contribute to your success. At NXP in India, we value individuals who exhibit curiosity, a desire to understand the underlying mechanisms of their work, and a continuous drive for learning and improvement. If you are someone who thrives in a dynamic and challenging environment, where your contributions can make a significant impact, we encourage you to apply and join our team.,
Posted 1 day ago
12.0 - 14.0 years
0 Lacs
Bengaluru, Karnataka, India
On-site
You Are: You are a highly skilled and experienced SoC Verification Lead with a passion for pushing the boundaries of technology. With a minimum of 5 to 20Years of experience in the SoC/IP/Subsystems verification domain, you possess deep technical expertise in various aspects of pre-silicon verification, including UVM, coverage analysis, verification plan creation, and debugging. You have a strong understanding of design concepts and ASIC flows, and you are adept at leading teams to perform verification on complex SoC/IP/Subsystems. Your knowledge of protocols such as PCIe, Ethernet, USB, and DDR, along with your hands-on experience with verification tools like VCS, waveform analyzers, and third-party VIP integration, makes you an invaluable asset. Excellent communication skills and the ability to mentor and guide your team are key aspects of your profile. You are proactive, able to anticipate and mitigate risks, and committed to adhering to high-quality standards. What Youll Be Doing Working with HCL customers to understand their needs and define verification scope and activities. Understanding the complexity and requirements of verification and proposing resource requirements to complete the activities. Leading a team of engineers to perform various pre-silicon verification activities on IPs/Subsystems. Anticipating problems and risks and working towards a resolution and risk mitigation plan. Assisting and mentoring the team in day-to-day activities and growing the capabilities of the verification team for future assignments. Reviewing various results and reports to provide continuous feedback to the team and improve the quality of deliverables. Reporting status to management and providing suggestions to resolve any issues that may impact execution. Collaborating with architects, designers, and pre and post-silicon verification teams to accomplish your tasks. Adhering to quality standards and good test and verification practices. Ramping up on new Verification tools and methodologies using Synopsys Products to enable customers. Working with other Synopsys teams including BU AEs and Sales to develop, broaden, and deploy Tool and IP solutions. The Impact You Will Have: Driving the success of customer projects by ensuring robust and thorough verification of SoC designs. Enhancing Synopsys' reputation as a leader in verification through high-quality deliverables and customer satisfaction. Mentoring and growing the verification team, building a strong foundation for future projects. Identifying and mitigating risks early, ensuring smooth project execution and delivery. Improving verification methodologies and practices, contributing to the overall efficiency and effectiveness of the team. Collaborating with cross-functional teams to achieve seamless integration and execution of verification activities. Providing valuable feedback and insights that drive continuous improvement in verification processes and tools. What Youll Need: B.E/B. Tech/M.E/M. Tech in electronics with a minimum of 12+ years experience in SoC/IP/Subsystems verification domain. Technical expertise in various aspects of pre-silicon Verification (UVM, Coverage Analysis, Verification plan creation, debugging, etc). Good knowledge of various protocols (PCIe, Ethernet, USB, DDR, etc) and/or processor/interconnect/debug architecture. Hands-on experience with verification tools such as VCS, waveform analyzers, and third-party VIP integration (such as Synopsys VIPs). Ability to lead a team to perform verification on complex SoC/IP/Subsystems. Experience with planning and managing verification activities for SoC/Subsystems/IPs. Strong understanding of design concepts, ASIC flows, and stakeholders. Good communication skills. Who You Are: A proactive and detail-oriented leader who can guide and mentor a team. An excellent communicator who can collaborate effectively with cross-functional teams. A problem-solver who can anticipate challenges and develop effective mitigation strategies. A continuous learner who stays updated with the latest verification tools and methodologies. A team player who values quality and strives for excellence in deliverables. Thanks & Regards, Magenderan.R Manager - Talent Acquisition HCLTech - ERS- Bangalore Semiconductor Email:[HIDDEN TEXT] Ph:8050996119 Show more Show less
Posted 2 days ago
3.0 - 7.0 years
0 Lacs
karnataka
On-site
As an Electrical Engineer or Computer Science professional with a Bachelor's degree and 3 years of experience in design, multi-power domains with clocking, and SoCs with silicon, you will have the opportunity to contribute to the innovation behind Google's direct-to-consumer products. Your expertise will be crucial in shaping the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration. Your responsibilities will include defining the microarchitecture of IPs, Subsystems, or SOCs, working with cross-functional teams to ensure quality, schedule compliance, and PPA optimized design. You will collaborate with Verification, Design for Test, Physical Design, and Software teams to make design decisions and represent project status throughout the development process. Additionally, you will define block-level design documents such as interface protocols, block diagrams, transaction flows, and pipelines. You will be responsible for RTL coding for SS/SOC integration, function/performance simulation debug, and Lint/CDC/FV/UPF checks. Working with key design collaterals such as SDC and UPF, you will negotiate the right collateral quality and identify solutions in collaboration with stakeholders. Preferred qualifications include a Master's degree or PhD in Electrical Engineering or equivalent practical experience, experience with chip design flow and cross-domain involving DV, DFT, Physical Design, and software. Experience in STA closure, DV test-plan review, and coverage analysis of the sub-system and chip-level verification will be advantageous. Knowledge in areas such as Processor Cores, Interconnects, Debug and Trace, Security, Interrupts, Clocks/Reset, Power/Voltage Domains, and Pin-muxing is also beneficial. Join a team that pushes boundaries and works towards developing custom silicon solutions that power the future of Google's products, loved by millions worldwide. Contribute your skills and expertise to create radically helpful experiences by combining the best of Google AI, Software, and Hardware. Be a part of a team that aims to make people's lives better through technology.,
Posted 3 days ago
1.0 - 5.0 years
4 - 6 Lacs
Bengaluru
Work from Office
Hiring for Motor insurance and Body injury claims specialist Location: whitefield Education : graduation Salary : upto 6LPA minimum 1.5 years into the specified domain Sat,Sun fixed off ,2 way cab Fixed UK shift Immediate joiners or with in 15 days
Posted 3 days ago
2.0 - 7.0 years
3 - 8 Lacs
Gurugram, Bengaluru
Work from Office
Hiring for Medical Underwriters- Health Insurance Only M.B.B.S - BPT, BDS, BMS, MPT Job Role- To assess the risk associated with insuring individuals or groups, evaluate medical history, and determine policy terms, coverage limits, and premiums, all while adhering to company policies and industry regulations. Experience Required - Minimum 2+Years of Experience Locations - Gurgaon Chennai (Tamil) Kochi (Malayalam) Interested candidates can directly share their resumes on simranbagga@policybazaar.com or 9311501270
Posted 1 week ago
2.0 - 12.0 years
0 Lacs
karnataka
On-site
The position of AMS Verification Lead Led Model is currently open in Bangalore with 1+5 positions available. We are looking for individuals with 2 to 12+ years of experience in this field. Key Responsibilities: - Developing and executing AMS verification plans for mixed-signal IP and SoCs. - Creating and validating behavioral models using Verilog-A for analog and mixed-signal blocks. - Implementing and optimizing AMS testbenches in the Xcelium simulation environment. - Collaborating with analog and digital designers to verify top-level integration and system performance. - Debugging and resolving complex AMS simulation and modeling issues. - Driving and contributing to the development of AMS verification methodologies and best practices. - Performing regression testing and coverage analysis to ensure design robustness. - Documenting verification plans, results, and technical reports. If you are interested in this position, please share your resume to jayalakshmi.r2@ust.com. Feel free to share any references you may have. Regards, Jaya,
Posted 1 week ago
7.0 - 10.0 years
8 - 10 Lacs
Bengaluru, Karnataka, India
On-site
Roles & Responsibilities: Lead the verification planning and execution for complex SoC designs. Define and implement testbenches using SystemVerilog/UVM methodologies. Work closely with architecture, design, and firmware teams to understand the design and develop test strategies. Drive block-level and full-chip verification , including IP integration . Perform coverage analysis , debug , and triage failures . Develop and maintain automation scripts to improve verification workflows. Mentor and guide junior verification engineers and drive best practices across the team. Ensure delivery on schedule with high quality and coverage metrics.
Posted 2 weeks ago
6.0 - 10.0 years
0 Lacs
vijayawada, andhra pradesh
On-site
You are invited to join Coventine Digital Private Limited as a Senior/Lead Design Verification Engineer based in Siruseri, Chennai. In this role, you will have the opportunity to work closely with a top-tier client and play a pivotal role in developing next-gen chip-level verification environments utilizing System Verilog and UVM methodologies. This is a full-time position that requires you to work from the office. As a Senior/Lead Design Verification Engineer, you will be responsible for functional verification at both block and chip levels for complex designs. Your tasks will include developing verification test plans based on detailed design specifications, constructing UVM-based simulation environments using System Verilog, analyzing coverage to ensure completeness, implementing assertion-based verification for functional robustness, validating register-level behaviors with RAL, collaborating across functions to synchronize design and verification milestones, and creating testbenches for simulation and performance efficiency. The ideal candidate for this role should have a minimum of 6 to 10 years of experience in design verification. You should be well-versed in System Verilog, UVM, and ASIC verification methodologies. If you are passionate about making a significant impact in chip-level verification and are ready to contribute to cutting-edge projects, we encourage you to apply for this position by sending your resume to Venkatesh@coventine.com or by contacting us directly. Join our team at Coventine Digital Private Limited and be part of a dynamic environment where your skills and expertise in design verification will be valued and recognized. Take the next step in your career and explore the exciting opportunities that await you in the field of chip design and verification. #Hiring #DesignVerification #SystemVerilog #UVM #ChipDesign #ASICVerification #VerificationEngineer #ChennaiJobs #HardwareDesign #CareerGrowth #Recruitment,
Posted 2 weeks ago
6.0 - 10.0 years
0 Lacs
vijayawada, andhra pradesh
On-site
You are invited to join Coventine Digital Private Limited as a Senior/Lead Design Verification Engineer in Siruseri, Chennai! In this role, you will have the opportunity to work directly with a prominent client, contributing to the development of next-generation chip-level verification environments utilizing System Verilog and UVM methodologies. As a Senior/Lead Design Verification Engineer, you will be responsible for functional verification at both block and chip levels for complex designs. You will play a crucial role in developing verification test plans based on detailed design specifications and constructing UVM-based simulation environments using System Verilog. Additionally, you will conduct coverage analysis to ensure the validation's completeness, implement assertion-based verification to guarantee functional robustness, and collaborate across teams to align design and verification milestones. Your tasks will also involve working with RAL to validate register-level behaviors, creating testbenches for simulation, and optimizing performance efficiency. If you have 6 to 10 years of relevant experience and are eager to make a significant impact in chip-level verification, we encourage you to apply for this permanent position. This is a Work from Office opportunity located in Siruseri, Chennai. Immediate joiners are preferred. Don't miss this chance to be part of a dynamic team and contribute to cutting-edge chip design projects. Send your resume to Venkatesh@coventine.com or contact us directly to explore this exciting career opportunity. Join us in shaping the future of hardware design and advancing your career in the field of design verification. #Hiring #DesignVerification #SystemVerilog #UVM #ChipDesign #ASICVerification #VerificationEngineer #ChennaiJobs #HardwareDesign #CareerGrowth #Recruitment,
Posted 2 weeks ago
7.0 - 12.0 years
6 - 16 Lacs
Bengaluru
Work from Office
Key Responsibilities: Develop and execute comprehensive verification plans for SoC and NoC systems Design and maintain test benches using SystemVerilog and UVM Perform functional, performance, and low-power verification Debug and resolve design/verification issues independently Work with high-speed protocols such as AXI, CHI, PCIe, Ethernet, CXL, and UCIe Ensure thorough coverage and compliance with design specifications Collaborate with cross-functional teams including RTL, DFT, and architecture Required Skills: 7+ years of hands-on experience in SoC/NoC verification Strong expertise in System Verilog, UVM, and scripting (Python/Perl/TCL) Experience with simulation tools like VCS, Questa, or Incisive Solid understanding of interconnect protocols: AXI, CHI, PCIe, Ethernet, etc. Familiarity with coverage analysis and debugging tools Strong analytical and problem-solving skills Preferred: Experience with CXL or UCIe protocols Exposure to formal verification or emulation tools is a plus
Posted 3 weeks ago
2.0 - 6.0 years
0 Lacs
karnataka
On-site
Minimum qualifications: Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience. 2 years of experience with digital logic design principles, RTL design concepts, and languages such as Verilog or SystemVerilog. Experience with logic synthesis techniques to optimize RTL code, performance and power, and low-power design techniques. Experience with a scripting language such as Perl or Python. Preferred qualifications: Master's degree or PhD in Electrical Engineering, Computer Science, or equivalent practical experience. Experience implementing image/video processing blocks or other multimedia IPs such as Display or ISP Experience with Application-Specific Integrated Circuit (ASIC) design methodologies for clock domain checks and reset checks Experience in scripting languages, C/C++ programming and software design skills. About the job Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration. In this role, you will be responsible for Register-Transfer Level (RTL) design development of security IP and subsystems. This includes Micro architecture, RTL coding, definition, constraints, IP release flows, Power Performance Area (PPA) optimizations, test planning collaboration, coverage reviews and closure for quality and optimized security designs. You will be involved in Micro-Arch and RTL coding for imaging and video codecs - IPs and subsystems. You will also contribute to improvements by debugging and by using different RTL QC tools like Lint, CDC, VCLP. Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology. Responsibilities Perform Verilog/SystemVerilog RTL coding, function/performance simulation debug and Lint/CDC/FV/UPF checks. Perform RTL verification using industry standard methodologies. Participate in test planning and coverage analysis. Develop RTL implementations that meet competitive power, performance and area targets. Participate in synthesis, timing/power closure and Field-Programmable Gate Array (FPGA) or silicon bring-up. Work with multi-disciplined and multi-site teams in RTL design, verification, or architecture or micro-architecture planning. ,
Posted 3 weeks ago
4.0 - 9.0 years
4 - 9 Lacs
Ahmedabad, Gujarat, India
On-site
Apply expertise in ASIC verification methodologies and design flow Work with SystemVerilog and UVM, and have experience with industry protocols like PCIe, USB, AXI, DDR, etc. Execute at least two SoC verification projects Set up and debug functional and gate-level simulations Translate functional requirements into verification plans and develop environments Perform coverage analysis and ensure closure
Posted 1 month ago
12.0 - 20.0 years
12 - 20 Lacs
Bengaluru / Bangalore, Karnataka, India
On-site
Working with Synopsys customers to understand their needs and define verification scope and activities. Understanding the complexity and requirements of verification and proposing resource requirements to complete the activities. Leading a team of engineers to perform various pre-silicon verification activities on IPs/Subsystems. Anticipating problems and risks and working towards a resolution and risk mitigation plan. Assisting and mentoring the team in day-to-day activities and growing the capabilities of the verification team for future assignments. Reviewing various results and reports to provide continuous feedback to the team and improve the quality of deliverables. Reporting status to management and providing suggestions to resolve any issues that may impact execution. Collaborating with architects, designers, and pre and post-silicon verification teams to accomplish your tasks. Adhering to quality standards and good test and verification practices. Ramping up on new Verification tools and methodologies using Synopsys Products to enable customers. Working with other Synopsys teams including BU AEs and Sales to develop, broaden, and deploy Tool and IP solutions. The Impact You Will Have: Driving the success of customer projects by ensuring robust and thorough verification of SoC designs. Enhancing Synopsys reputation as a leader in verification through high-quality deliverables and customer satisfaction. Mentoring and growing the verification team, building a strong foundation for future projects. Identifying and mitigating risks early, ensuring smooth project execution and delivery. Improving verification methodologies and practices, contributing to the overall efficiency and effectiveness of the team. Collaborating with cross-functional teams to achieve seamless integration and execution of verification activities. Providing valuable feedback and insights that drive continuous improvement in verification processes and tools. What You'll Need: B.E/B. Tech/M.E/M. Tech in electronics with a minimum of 12+ years experience in SoC/IP/Subsystems verification domain. Technical expertise in various aspects of pre-silicon Verification (UVM, Coverage Analysis, Verification plan creation, debugging, etc). Good knowledge of various protocols (PCIe, Ethernet, USB, DDR, etc) and/or processor/interconnect/debug architecture. Hands-on experience with verification tools such as VCS, waveform analyzers, and third-party VIP integration (such as Synopsys VIPs). Ability to lead a team to perform verification on complex SoC/IP/Subsystems. Experience with planning and managing verification activities for SoC/Subsystems/IPs. Strong understanding of design concepts, ASIC flows, and stakeholders. Good communication skills.
Posted 1 month ago
3.0 - 6.0 years
3 - 6 Lacs
Hyderabad / Secunderabad, Telangana, Telangana, India
On-site
Create comprehensive test plans and verification strategies aligned with specifications Develop modular and reusable testbenches using SystemVerilog Write both directed and random tests to validate functionality Perform functional and code coverage modeling, analysis, and reviews Debug mismatches between RTL design and C-model behavior Integrate internal and third-party verification IP for full-chip simulations Review and optimize existing test suites and verification environments Mentor junior engineers and assist in skill development Ensure test plans are fully traceable to design specifications using coverage databases The Impact You Will Have: Lead innovation in processor and IP verification strategies Strengthen IP quality through rigorous and structured verification practices Enhance verification efficiency through test automation and coverage closure Contribute to the success of Synopsys industry-leading silicon IP Help standardize and refine verification flows and methodologies Foster a culture of mentorship and continuous improvement within the team What You'll Need: Bachelor's degree in Engineering (preferably from a reputed institution) 36 years of experience in hardware verification Experience in microprocessor or processor-based system verification is a strong plus Proficient in SystemVerilog, Verilog, and UVM/OVM methodologies Skilled in C programming, assembly language, Perl scripting, and makefiles Familiarity with advanced verification techniques such as formal methods, low-power, and functional safety is advantageous
Posted 1 month ago
3.0 - 6.0 years
3 - 6 Lacs
Bengaluru / Bangalore, Karnataka, India
On-site
What You'll Be Doing: Implementing state-of-the-art Verification environments for the DesignWare family of synthesizable cores. Performing Verification tasks for IP cores, focusing on domains such as USB, PCI Express, Ethernet, and AMBA. Collaborating closely with the RTL design team and other expert Verification Engineers globally. Engaging in Test planning, Test environment coding at both unit and system levels, Test case coding, and debugging. Coding and analyzing functional coverage and meeting quality metric goals. Managing regression processes to ensure comprehensive verification. The Impact You Will Have: Enhancing the robustness and reliability of our IP cores, ensuring high-quality deliverables. Contributing to the development of innovative solutions that drive the Era of Smart Everything. Reducing the time-to-market for our customers by ensuring their products meet performance, power, and size requirements. Supporting the integration of more capabilities into SoCs, enabling differentiated products. Participating in a global team effort to advance cutting-edge technologies in chip design and software security. Ensuring the successful verification of complex IP cores, contributing to the overall success and reputation of Synopsys. What You'll Need: BS/BE in Electrical Engineering with 5+ years of relevant experience or MS with 3+ years of relevant experience in IP core and/or SOC verification. Proficiency in developing HVL-based test environments and implementing test plans. Hands-on experience with industry-standard simulators such as VCS, NC, and MTI, and relevant debugging tools. Strong understanding of verification methodologies like UVM/VMM/OVM. Familiarity with Verilog and scripting languages such as Perl. Basic understanding of functional and code coverage. Excellent written and oral communication skills, along with strong analytical, debugging, and problem-solving abilities. Who You Are: A self-driven individual with a passion for technology and innovation. A collaborative team player with the ability to work effectively in a global team environment. A detail-oriented professional with a commitment to delivering high-quality work. A proactive learner who stays updated with the latest industry trends and technologies.
Posted 1 month ago
7.0 - 12.0 years
7 - 12 Lacs
Bengaluru / Bangalore, Karnataka, India
On-site
We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content Join us to transform the future through continuous technological innovation, You Are: You are a highly skilled and experienced SoC Verification Lead with a passion for pushing the boundaries of technology With a minimum of 12 years of experience in the SoC/IP/Subsystems verification domain, you possess deep technical expertise in various aspects of pre-silicon verification, including UVM, coverage analysis, verification plan creation, and debugging You have a strong understanding of design concepts and ASIC flows, and you are adept at leading teams to perform verification on complex SoC/IP/Subsystems Your knowledge of protocols such as PCIe, Ethernet, USB, and DDR, along with your hands-on experience with verification tools like VCS, waveform analyzers, and third-party VIP integration, makes you an invaluable asset Excellent communication skills and the ability to mentor and guide your team are key aspects of your profile You are proactive, able to anticipate and mitigate risks, and committed to adhering to high-quality standards, What Youll Be Doing: Working with Synopsys customers to understand their needs and define verification scope and activities, Understanding the complexity and requirements of verification and proposing resource requirements to complete the activities, Leading a team of engineers to perform various pre-silicon verification activities on IPs/Subsystems, Anticipating problems and risks and working towards a resolution and risk mitigation plan, Assisting and mentoring the team in day-to-day activities and growing the capabilities of the verification team for future assignments, Reviewing various results and reports to provide continuous feedback to the team and improve the quality of deliverables, Reporting status to management and providing suggestions to resolve any issues that may impact execution, Collaborating with architects, designers, and pre and post-silicon verification teams to accomplish your tasks, Adhering to quality standards and good test and verification practices, Ramping up on new Verification tools and methodologies using Synopsys Products to enable customers, Working with other Synopsys teams including BU AEs and Sales to develop, broaden, and deploy Tool and IP solutions, The Impact You Will Have: Driving the success of customer projects by ensuring robust and thorough verification of SoC designs, Enhancing Synopsys reputation as a leader in verification through high-quality deliverables and customer satisfaction, Mentoring and growing the verification team, building a strong foundation for future projects, Identifying and mitigating risks early, ensuring smooth project execution and delivery, Improving verification methodologies and practices, contributing to the overall efficiency and effectiveness of the team, Collaborating with cross-functional teams to achieve seamless integration and execution of verification activities, Providing valuable feedback and insights that drive continuous improvement in verification processes and tools, What Youll Need: E/B Technical expertise in various aspects of pre-silicon Verification (UVM, Coverage Analysis, Verification plan creation, debugging, etc), Good knowledge of various protocols (PCIe, Ethernet, USB, DDR, etc) and/or processor/interconnect/debug architecture, Hands-on experience with verification tools such as VCS, waveform analyzers, and third-party VIP integration (such as Synopsys VIPs), Ability to lead a team to perform verification on complex SoC/IP/Subsystems, Experience with planning and managing verification activities for SoC/Subsystems/IPs, Strong understanding of design concepts, ASIC flows, and stakeholders, Good communication skills, Who You Are: A proactive and detail-oriented leader who can guide and mentor a team, An excellent communicator who can collaborate effectively with cross-functional teams, A problem-solver who can anticipate challenges and develop effective mitigation strategies, A continuous learner who stays updated with the latest verification tools and methodologies, A team player who values quality and strives for excellence in deliverables, The Team Youll Be A Part Of: The System Solutions Group (SSG) at Synopsys delivers tool, methodology, architecture, design creation, design verification, and physical implementation expertise to enable leading-edge customers to complete their most challenging SoC design projects Our work spans from sub-blocks to full turnkey end-to-end SoCs Our customers range from start-ups to industry leaders, commercial companies, and government agencies Our customers develop SoCs for high-performance computing, automotive, aerospace & defense, and more, Rewards and Benefits: We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs Our total rewards include both monetary and non-monetary offerings Your recruiter will provide more details about the salary range and benefits during the hiring process,
Posted 2 months ago
6.0 - 8.0 years
25 - 40 Lacs
Bengaluru
Work from Office
The engineer should be well versed in Verilog/VHDL RTL coding, experienced in using Mentor DfT tools and Cadence tools. The engineer needs to have hands-on experience in scan insertion, JTAG, ATPG DRC and coverage analysis, Simulation debug with timing/SDF. Candidate with LBIST and Mixed Signal Radar IC experience is highly desirable Must be proactive, collaborative and detail-oriented capable of exercising independent judgment The engineer with experience on debug and root cause the problem in simulation failures Self-motivation, flexibility, with strong interpersonal skills. Effective communication skills, oral and written skills.
Posted 2 months ago
4.0 - 9.0 years
9 - 10 Lacs
Gurugram
Hybrid
Job Title: Property & Casualty Claims Specialist Location: Gurugram Job Type: Full Time Mode: Hybrid 5 Days Working We are seeking a detail-oriented and customer-focused Property & Casualty Claims Specialist to handle end-to-end claims processing , from intake to settlement. The ideal candidate will manage claims for property damage, liability, or casualty events, ensuring timely and fair resolutions. Requirements: Bachelors degree or equivalent experience 3-8 years of experience in Property & Casualty claims handling Strong understanding of insurance policies, coverage types, and claim workflows Excellent communication, negotiation, and decision-making skills Proficiency in claims software (e.g., Guidewire, Duck Creek, ClaimCenter) is a plus Ability to manage multiple claims in a fast-paced environment Call Anumeha @ +91 6376649769 Send resume to anumeha@manningconsulting.in
Posted 2 months ago
2 - 6 years
3 - 8 Lacs
Noida, Hyderabad, Bengaluru
Work from Office
Develop testbenches, testcases, and verification components using SystemVerilog and UVM. PCIe, Ethernet, AMBA protocols must. Create and execute detailed verification plans based on design specifications Drive coverage closure, and debug failures.
Posted 2 months ago
Upload Resume
Drag or click to upload
Your data is secure with us, protected by advanced encryption.
Browse through a variety of job opportunities tailored to your skills and preferences. Filter by location, experience, salary, and more to find your perfect fit.
We have sent an OTP to your contact. Please enter it below to verify.
Accenture
39581 Jobs | Dublin
Wipro
19070 Jobs | Bengaluru
Accenture in India
14409 Jobs | Dublin 2
EY
14248 Jobs | London
Uplers
10536 Jobs | Ahmedabad
Amazon
10262 Jobs | Seattle,WA
IBM
9120 Jobs | Armonk
Oracle
8925 Jobs | Redwood City
Capgemini
7500 Jobs | Paris,France
Virtusa
7132 Jobs | Southborough