Jobs
Interviews

291 Chip Design Jobs - Page 8

Setup a job Alert
JobPe aggregates results for easy application access, but you actually apply on the job portal directly.

4.0 - 9.0 years

4 - 9 Lacs

Noida, Uttar Pradesh, India

On-site

Designing and implementing SOC solutions for various applications, ensuring high performance and reliability. Collaborating with cross-functional teams to define and develop SOC architecture and specifications. Conducting verification and validation of SOC designs to ensure compliance with industry standards and customer requirements. Optimizing SOC designs for power, performance, and area (PPA) to meet project objectives. Debugging and resolving issues in SOC designs, utilizing advanced tools and methodologies. Providing technical guidance and mentorship to junior engineers, fostering a culture of continuous improvement and innovation. Job Description and Requirements The role is for RTL Design and Signoff of IP/Subsystem/SoC Design in the System Solutions Group (SSG). At SSG, we are a team of experts in various Synopsys technologies to deliver architecture, design, verification, implementation, tools, and methodology to enable our customers to complete their most challenging SoC Design projects. Our work spans from sub-blocks to full turnkey end-to-end SoCs. Our customers range from start-ups to industry leaders, commercial companies, and government agencies. As part of this role, you can expect to develop and deliver your expertise in RTL Signoff and RTL Design Techniques while working on activities such as Lint/CDC/RDC Checks, Timing Constraints Development, Preliminary Synthesis, Formality, and RTL Design. The role will expose you to various innovative technologies deployed for RTL Quality Signoff for Semiconductors. Responsibilities Perform RTL Quality Signoff Checks such as LINT, CDC, RDC. Understand the design/architecture and develop timing constraints for synthesis and timing. Run preliminary synthesis to ensure that the design can be synthesized as intended. Run formality to ensure equivalence of RTL and gates. Integrate IPs in SoCs/Subsystems and create RTL design as per need of the customer.

Posted 2 months ago

Apply

1.0 - 5.0 years

1 - 5 Lacs

Bhubaneswar, Odisha, India

On-site

You're an experienced and highly motivated individual with a passion for technology and innovation. You have a strong technical background in RTL, Physical Design, and post-silicon test and testability development. Your expertise in debugging and developing Process, Voltage, Temperature, Current, and Droop sensors is unparalleled. You thrive in a dynamic environment and excel in communication, teamwork, and leadership. You're eager to learn and contribute to the development of state-of-the-art PVT IP sensors that are integral to the silicon lifecycle monitoring process. You possess a mindset geared towards meticulous IP debug and documentation, ensuring the highest standards of product development and performance. What You'll Be Doing: Serving as the single point of contact for post-silicon debug activities. Enabling Product Requirement Documents (PRDs). Working to enable IP as a product development platform. Handling hands-on post-silicon test setups. Collaborating on top-level physical design, board-level, and package-level designs. Developing post-silicon reports and conducting debug analysis. The Impact You Will Have: Driving the successful development and deployment of PVT IP sensors. Enhancing the reliability and performance of Synopsys silicon lifecycle monitoring solutions. Ensuring high-quality product development through meticulous testing and debugging. Contributing to continuous innovation in chip design and software security. Supporting Synopsys leadership in the market for PVT IP developments. Empowering the creation of high-performance silicon chips used in various advanced technologies. What You'll Need: Hands-on experience in post-silicon test setups. Sound knowledge of Digital/AMS chip design and post-silicon debug. BS or MS degree in Electrical Engineering with 3+ years of experience. Understanding of top-level physical design, board-level, and package-level designs. Expertise in RTL development and physical design.

Posted 2 months ago

Apply

2.0 - 3.0 years

2 - 3 Lacs

Bhubaneswar, Odisha, India

On-site

Contribute to the development and enhancement of layout design methodologies and best practices. Work closely with different function design leaders to understand/enhance processes and help to enhance methodology. Collaborate with internal infrastructure teams on compute grid, storage management, and job scheduling architecture, efficiency, maintenance, and forecasting. Understanding CAD infrastructure and methodology will help to set up project environments. Contribute to enhancing quality assurance methodology by adding more quality checks/gatings. Front End development process understanding and support internal tools development and automation to help improve productivity across ASIC design cycles. Work with design engineers on new tools/technology and new features evaluation and adoption. Perform physical verification and design rule checks to ensure design integrity and manufacturability. Stay updated with the latest industry trends and advancements in A&MS layout design. Understanding of tools like VC Spyglass, Verdi, & views like SDF, Liberty, etc., and other frontend views will add value to this position. Writing RTL Code and TCL is a good addition. The Impact You Will Have: Enhance layout design methodologies and best practices, contributing to the overall quality and efficiency of the design process. Improve project forecasting capabilities by leveraging advanced monitoring and scheduling techniques. Boost productivity across ASIC design cycles through the development and automation of internal tools. Ensure design integrity and manufacturability through meticulous physical verification and design rule checks. Stay at the forefront of industry advancements, bringing the latest trends and technologies into Synopsys design practices. Collaborate effectively with cross-functional teams, driving innovation and continuous improvement in design methodologies. What You ll Need: Bachelor s or master s degree in engineering or a related field. 2 to 3+ years of experience in A&MS frontend and backend views & collaterals development flows. Proficiency in industry-standard EDA tools, such as Cadence Virtuoso or Synopsys Custom Compiler. Exceptional knowledge of layout design methods, techniques, and methodologies. Experience with physical verification tools, such as Calibre or Assura. Understanding of semiconductor process technologies and their impact on layout design. Excellent problem-solving and systematic skills. Ability to work effectively in a team-oriented environment. Familiarity with Synopsys Tool set (such as FC/ICC2, Primetime, Formality, ICV). Good communication and interpersonal skills.

Posted 2 months ago

Apply

3.0 - 7.0 years

3 - 7 Lacs

Bengaluru / Bangalore, Karnataka, India

On-site

You are an experienced ASIC Digital Design Engineer with a deep understanding of interface protocols such as USB2/3/3.1, PCIe Gen1/2/3/4/5/6, Ethernet, and JESD204B. With a solid background in SERDES/PHY/Controller IP specification and compliance validation, you thrive in dynamic environments where your expertise in SystemVerilog (SV) and Universal Verification Methodology (UVM) is highly valued. You are passionate about delivering high-quality RTL and simulation models, and you excel in developing and reviewing verification plans and environments. Your proactive approach to problem-solving, coupled with your ability to support customers during silicon bring-up and debug phases, makes you an invaluable asset to any team. Your technical prowess is matched by your excellent communication skills, enabling you to effectively collaborate and influence across departments and with external partners. What You'll Be Doing: Developing and reviewing verification plans for SERDES/PHY/Controller IPs. Creating and maintaining verification environments, with a preference for UVM. Conducting RTL, GLS, and co-simulations to ensure comprehensive coverage closure. Delivering high-quality RTL and simulation models to customers. Using third-party VIP for protocol verification and simulation bring-up of protocol subsystems. Supporting customers with IP integration, silicon bring-up, and debugging issues. Demonstrating Testchip+FPGA system demos to customers and at conferences. The Impact You Will Have: Ensuring the compliance and functionality of our interface IPs with industry protocols. Enhancing the quality and reliability of our silicon solutions for customers. Facilitating smooth customer adoption and integration of our IPs. Contributing to successful silicon bring-up and debugging efforts. Showcasing our technological advancements at industry events. Driving innovation and excellence in digital design and verification processes. What You'll Need: Expertise in one or more interface protocols (e.g., USB, PCIe, Ethernet, JESD204B). Proficiency in SystemVerilog (SV) and Universal Verification Methodology (UVM). Experience with SERDES/PHY/Controller IP specification and compliance validation. Strong background in developing and reviewing verification plans and environments. Ability to deliver high-quality RTL and simulation models to customers.

Posted 2 months ago

Apply

5.0 - 10.0 years

5 - 10 Lacs

Bengaluru / Bangalore, Karnataka, India

On-site

Collaborating with cross-functional teams to define project requirements, scope, and objectives. Developing detailed project plans, including timelines, resource allocation, and risk management strategies. Monitoring project progress and performance, identifying potential issues, and implementing corrective actions as needed. Communicating project status, updates, and milestones to stakeholders, ensuring transparency and alignment. Representing R&D on customer relationships, tracking execution to plan, aligning with senior leadership of team on mitigation and escalation management Mentoring and guiding team members, fostering a collaborative and innovative work environment. The Impact You Will Have: Driving the successful execution of engineering projects, contributing to Synopsys reputation for excellence and innovation. Enhancing the efficiency and effectiveness of project management processes, leading to improved project outcomes. Facilitating cross-functional collaboration, ensuring that all teams are working towards common goals. Providing leadership and mentorship to team members, fostering their professional growth and development. Ensuring that projects are delivered on time, within scope, and within budget, contributing to the overall success of the organization. Identifying opportunities for process improvements and implementing best practices to enhance project delivery.

Posted 2 months ago

Apply

4.0 - 9.0 years

4 - 9 Lacs

Bengaluru / Bangalore, Karnataka, India

On-site

Collaborating with R&D and Application Engineers to define and validate the latest hybrid emulation technologies. Engaging in field discussions with customers to provide expert insights and advanced debugging support. Participating in strategic bring-ups to ensure successful implementation of new technologies. Conducting product validation to ensure the highest quality and performance standards are met. Creating and maintaining comprehensive documentation for our products. Developing and delivering training sessions to enhance the knowledge and skills of internal teams and customers. The Impact You Will Have: Driving the adoption and usability of our hybrid emulation technologies among customers. Providing valuable technical insights that influence the direction of product development. Ensuring the successful deployment of new technologies through strategic bring-ups and customer support. Maintaining high standards of product quality and performance through rigorous validation processes. Enhancing the technical knowledge and capabilities of internal teams and customers through effective training. Contributing to the continuous improvement and innovation of our products. What You ll Need: Extensive experience in hybrid emulation and related technologies. Strong technical expertise in product validation, advanced debugging, and strategic bring-ups. Proficiency in creating and maintaining comprehensive product documentation. Excellent communication and presentation skills for delivering effective training sessions. Ability to work collaboratively with R&D and other Application Engineers.

Posted 2 months ago

Apply

3.0 - 8.0 years

3 - 8 Lacs

Hyderabad / Secunderabad, Telangana, Telangana, India

On-site

Providing technical support and expertise to global customers using Synopsys Implementation products. Engaging in specific flagship projects and providing enabling solutions in all parts of the design implementation flow. Participating in technical campaigns to drive Synopsys solution adoption through hands-on involvement. Acting as a customer advocate while interfacing with the product development team to influence product roadmap and future technologies. Contributing to technical articles in the Knowledge Base to provide self-help guidance for common customer issues. Rolling out new product methodologies by providing training and technical support to customers. The Impact You Will Have: Delivering comprehensive support and effective technical solutions to enhance customer satisfaction. Driving innovation by addressing design challenges and improving product performance based on customer feedback. Collaborating with R&D teams to advance future technologies and product features. Promoting Synopsys tools to grow market presence and adoption. Ensuring seamless EDA transitions to optimize customer outcomes. Strengthening Synopsys reputation as a leader in silicon design and verification.

Posted 2 months ago

Apply

8.0 - 12.0 years

8 - 12 Lacs

Bengaluru / Bangalore, Karnataka, India

On-site

Managing a team of software engineers to develop and optimize test vectors for VLSI chip testing. Coordinating with multiple teams to ensure seamless integration and functionality of software solutions. Programming in C/C++ to develop high-quality software for detecting manufacturing defects in VLSI chips. Conducting rigorous testing to ensure the reliability and performance of software solutions. Learning from existing documentation and source code to integrate new ideas and improve algorithms. Engaging in continuous improvement of software quality and performance. The Impact You Will Have:Enhancing the reliability and performance of VLSI chips used in advanced technologies like AI and automated cars. Ensuring the highest quality of integrated circuits delivered to major design houses. Driving innovation in chip design and validation through optimized software solutions. Contributing to the success of Synopsys cutting-edge technology in the semiconductor industry. Improving the efficiency and effectiveness of software development processes. Fostering a collaborative and high-performing engineering team. What You will Need: Proficiency in programming, preferably in C/C++. Experience in managing and leading small teams of software engineers. Strong knowledge of data structures and algorithms. Good understanding of digital logic and VLSI concepts. In-depth understanding of timing analysis in VLSI.

Posted 2 months ago

Apply

3.0 - 7.0 years

3 - 7 Lacs

Hyderabad / Secunderabad, Telangana, Telangana, India

On-site

Serving as the primary technical interface with customers, assisting them in evaluating, using, and applying TCAD tools. Providing technical support, troubleshooting, and resolving complex issues related to TCAD products. Managing new and existing customer relationships, ensuring high levels of customer satisfaction. Preparing and delivering technical training and presentations to customers and internal teams. Conducting beta testing, benchmarking, and onsite evaluations to support product development and customer needs. Collaborating with R&D to specify new features and drive continuous product improvement. The Impact You Will Have: Enhancing customer experience and satisfaction with Synopsys TCAD products. Driving the successful adoption and integration of TCAD tools in leading semiconductor companies. Contributing to the development and refinement of state-of-the-art TCAD tools. Strengthening Synopsys market position through exceptional technical support and customer engagement. Facilitating knowledge transfer and training to empower customers and internal teams. Playing a key role in the continuous innovation and advancement of semiconductor technology. What You ll Need: PhD in Electrical Engineering, Physics, or a related field. Strong background in semiconductor manufacturing technology and device physics. Proficiency in numerical methods and simulation tools. Excellent IT skills, particularly in Linux, Python, and TCL scripting. Minimum of three years of experience with TCAD simulation tools. Who You Are: A proactive and customer-oriented professional with excellent communication skills. Detail-oriented with strong problem-solving abilities. A collaborative team player who thrives in a dynamic environment. Adaptable and able to manage multiple priorities effectively. Passionate about technological innovation and continuous learning.

Posted 2 months ago

Apply

2.0 - 5.0 years

2 - 5 Lacs

Noida, Uttar Pradesh, India

On-site

Work as a DFT Product Validation Engineer on insertion and validation of DFT technologies such as 1500 Wrapper, Compression, RTL DFT, Low Pin Count Test, Hierarchical Test, LBIST etc. using Cadence Synthesis tool Genus and ATPG using Cadence Test tool Modus on in-house and customer designs. Create testplans for verification of new features and execute them by creating new test cases requiring application of Design & DFT skills; Report bugs/enhancements in tool. Collaborate with R&D and Product Engineering teams to review feature specifications, testplans & customer issues. Debug issues reported by customers and suggest/implement measures to plug the gaps. Position Requirements B. E/B. Tech with 2+ years or M. E/MTech inElectronics/Electricalof experience Strong in Digital electronics, Verilog Good understanding of DFT techniques and methodologies Familiarity with Test standards like 1149. 1, 1500, 1687 is a plus Experience with Cadence Test or other Test tools is preferred Modus is a DFT (Design for Testability) software tool from Cadence used by leading chip design companies during DFT synthesis & ATPG (Automatic Test Pattern Generation) phase of chip design We re doing work that matters. Help us solve what others can t.

Posted 2 months ago

Apply

6.0 - 10.0 years

8 - 12 Lacs

Chennai

Work from Office

Company Overview Group/Division Enabling the movement toward advanced chip design, KLAs Measurement, Analytics and Control group (MACH) is looking for the best and brightest research scientists, software engineers, application development engineers and senior product technology process engineers to join our team. The MACH teams mission is to collaborate with our customers to innovate technologies and solutions that detect and control highly complex process variations at their source rather than compensate for them at later stages of the manufacturing process. With over 40 years of semiconductor process control experience, chipmakers around the globe rely on KLA to ensure that their fabs ramp next-generation devices to volume production quickly and cost-effectively. Our MACH team develops leading-edge solutions for patterning process analytics and control technologies, thereby providing customers with critical insight at the feature level, field level and cross-wafer analysis. Our teams also develop advanced modeling simulation, data analytics and process control modeling technologies. As a member of the MACH team, you ll be joining the most sophisticated and successful process-control company in the semiconductor industry--working across functions to solve the most complex technical problems in the digital age. Job Description/Preferred Qualifications Required Qualifications: Designing and implementing physical and virtual server infrastructures In-depth knowledge of one or more flavors of Linux: RedHat, CentOS, Rocky, Ubuntu Experience in System-D, iSCSI, Multi-pathing, and Linux HA Experience creating Visio Diagrams to document deployments Experience Racking and Cabling in a Datacenter Environment Ability to code and develop Shell and Python scripts or experience using Ansible/Terraform Strong understanding of TCP/IP fundamentals and Knowledge of protocols, DNS, DHCP, HTTP, LDAP, SMTP. Experience with Storage Appliance Prefer Qualifications: Knowledge of Docker and Kubernetes deployments Experience with VMWare or KVM Virtualization Environments Knowledge of Network infrastructure technologies, such as firewalls, switches, and routers Knowledge of troubleshooting network and storage issues. Knowledge of cloud (AWS / Azure) IaaS, EC2, EKS, AKS, AVD etc Skills and Abilities: Team Orientation & Interpersonal - Highly motivated teammate with ability to develop and maintain collaborative relationships with all levels within and external to the organization. Organization & Time Management - Able to plan, schedule, organize, and follow up on tasks related to the job to achieve goals within or ahead of established time frames. Multi-task - Ability to expeditiously organize, coordinate, manage, prioritize, and perform multiple tasks simultaneously to swiftly assess a situation, determine a logical course of action, and apply the appropriate response. Adaptability to Change - Able to be flexible and supportive, and able to assimilate change positively and proactively in rapid growth environment. Minimum Qualifications Doctorate (Academic) Degree and 0 years related work experience; Masters Level Degree and related work experience of 3 years; Bachelors Level Degree and related work experience of 5 years

Posted 2 months ago

Apply

15.0 - 20.0 years

20 - 25 Lacs

Pune, Bengaluru

Work from Office

Data Center Engineering Business Unit closely collaborates with strategic customers in the development of advanced and highly complex SoCs, from architecture and design all the way through layout, packaging, prototype validation and production ramp up. This group provides technology development, EDA/methodology development and IP/Chip design development. India DFT team is a key part of Global DFT community with global ownership and responsibility for delivering generic and more advanced custom DFT architecture solutions, methodology and design. You will be working with this team to directly enable customer DFT requirements for Custom and Compute Businesses. What You Can Expect The position will be responsible for Architecting, Leading and implementing DFT / Test on complex IP and SOC for multiple Custom/Compute ASIC/SoC designs The execution involves Design-for-Test Architecture definition, Implementation of various DFT/DFX features, Validation , IP-DFT, STA, pattern generation & Post-Silicon Bringup and Debug for various designs/IPs in Custom/Compute space. In this position, the responsibility also includes mentoring, guiding and driving a small team of engineers enabling them for scaling across multiple designs. The position also involves definition and enhancement of DFT methodologies and tools to be able to benchmark them and enable new methodologies in the domain of DFT/Test. What Were Looking For Bachelors degree in Computer Science, Electrical Engineering or related fields and 15+ years of related professional experience. Master s degree and/or PhD in Computer Science, Electrical Engineering or related fields with 13+ years of experience. Hands on working experience in various stages of DFT-Execution SCAN-Insertion / MBIST / ATPG / Validation / STA / IP-DFX / Post-Silicon Bringup/Debug Thorough knowledge on various DFT/Test architecture solutions and should be involved in DFT-Architecture definition of at-least couple of Designs. Strong fundamentals in Digital Circuit Design and Logic Design is required Understanding of DFT Flows and Methodologies and Experience with Cadence/Mentor/Synopsys Tool set (Genus, Modus, NCSim / DC, Tessent, Spyglass/Tmax) Prior experience in ASIC design is a plus Scripting skills using PERL, Tcl and C-Shell is plus

Posted 2 months ago

Apply

10.0 - 15.0 years

45 - 55 Lacs

Pune, Bengaluru

Work from Office

Data Center Engineering Business Unit closely collaborates with strategic customers in the development of advanced and highly complex SoCs, from architecture and design all the way through layout, packaging, prototype validation and production ramp up. This group provides technology development, EDA/methodology development and IP/Chip design development. India DFT team is a key part of Global DFT community with global ownership and responsibility for delivering generic and more advanced custom DFT architecture solutions, methodology and design. You will be working with this team to directly enable customer DFT requirements for Custom and Compute Businesses. What You Can Expect The position will be responsible for implementing and validation DFT/Test on complex IP and SOC for multiple Custom/Compute ASIC/SoC designs The execution involves Implementation of various DFT/DFX features, Scan/MBIST Insertion & Validation, ATPG , IP-DFT, STA, pattern generation & Post-Silicon Bringup and Debug for various designs in Custom/Compute space. In this position, the responsibility also includes mentoring, guiding and driving a small team of engineers enabling them for scaling across multiple designs. The position also involves definition and enhancement of DFT methodologies and tools to be able to benchmark them and enable new methodologies in the domain of DFT/Test. What Were Looking For Bachelor s degree in Computer Science, Electrical Engineering or related fields and 10+ years of related professional experience. Master s degree and/or PhD in Computer Science, Electrical Engineering or related fields with 8+ years of experience. Hands on working experience in various stages of DFT-Execution SCAN Insertion / ATPG / MBIST / Validation / STA / IP-DFX / Post-Silicon Bringup/Debug Strong fundamentals in Digital Circuit Design and Logic Design is required Knowledge on various DFT/Test solutions Understanding of DFT Flows and Methodologies and Experience with Siemens/Synopsys/Cadence Tool set (Tessent/DC, Spyglass, Tmax, VCS/Genus, Modus, NCSim ) Prior experience in ASIC design is a plus Scripting skills using PERL, Tcl and C-Shell is plus

Posted 2 months ago

Apply

15.0 - 20.0 years

15 - 17 Lacs

Pune, Bengaluru

Work from Office

The Opportunity Were looking for the Wavemakers of tomorrow. Alphawave Semi is expanding its team in Chiplet Architecture and Design! We are looking for experienced RTL Design Engineers to contribute to our next generation Chiplet designs. This is an incredible opportunity to be part of the AI revolution and engage in the complete ASIC development cycle, from concept to product. We are seeking a seasoned SoC leads to work with a team to solve complex problems while optimizing performance, area, and power on leading-edge SoC systems. This team helps build new and innovative connectivity products tailored to world changing solutions for AI accelerators, Compute, IO, and Memory Chiplets. What Youll Do: You will manage the design / RTL team to achieve the project goals You will work with customer, provide technical support and provide collaterals agreed upon. You will work with team to achieve flow, methodology improvements to achieve high reuse. You will work with IP vendors to generate / get right configurations of the IP. You will manage teamwork allocation, schedule, risk mitigation and deliverables from design team. Interact closely with the architecture team and develop implementation strategies to meet quality, schedule, and power performance area for the SOC. Interact with the subsystem team and plan SOC milestones, plan quality checks as part of SOC milestones and guide subsystem teams with SOC level requirements (e.g., IPXACT, CSR, Lint, CDC, SDC, UPF, etc.). Work with the cross-functional team of verification, DFT, Physical Design, emulation, and software teams to make design decisions and represent Design status throughout the development process. What youll have: Education: Bachelors or masters degree in electrical or Electronics and Communication or Computer Science Engineering. Experience: 15+ years of proven experience in SoC architecture, development, and full-chip design for multi-million gate SoCs. Expertise: Strong understanding of the design convergence cycle, including architecture, micro-architecture, verification, synthesis and timing closure. Expertise in managing IP dependencies, as well as planning and tracking front-end design tasks. Ability to drive project milestones across design, verification, and physical implementation phases. Experience in CPU, high-speed serial interfaces, or coherence/noncoherent NOC domains is highly desirable. Skills: Excellent communication and interpersonal skills. Ability to collaborate in a fast-paced, product-oriented, and distributed team environment. Minimum Qualifications: SoC Design Experience: Minimum 15+years of hands-on experience in SoC design. Architecture Development: Ability to develop architecture and micro-architecture based on specifications. Bus Protocols & Peripherals: Strong knowledge of bus protocols such as AHB, AXI, and peripherals like PCIe, USB, Ethernet, etc. Memory Controllers & Microprocessors: Experience with memory controller designs and microprocessors is an advantage. Chip IO Design: Knowledge of chip IO design and packaging is beneficial. Test Plans & Verification: Proficient in reviewing high-level test plans and coverage metrics. Synthesis & Formal Verification: Expertise in Design Compiler Synthesis and formal verification using LEC. Timing Closure: Comprehensive understanding of timing closure is mandatory. Post-Silicon Debug: Experience in post-silicon bring-up and debugging. Decision Making: Ability to make effective decisions under incomplete information. Communication & Leadership: Strong leadership and communication skills to ensure effective program execution. "Hybrid work environment" As part of our commitment to the well-being and satisfaction of our employees, we have designed a comprehensive benefits package that includes: Great compensation package Restricted Stock Units (RSUs) Hybrid Working Model Provisions to pursue advanced education from Premium Institute, eLearning content providers Medical Insurance and a cohort of Wellness Benefits Educational Assistance Advance Loan Assistance Office lunch & Snacks Facility Equal Employment Opportunity Statement Alphawave Semi is an equal opportunity employer, welcoming all applicants regardless of age, gender, race, disability, or other protected characteristics. We value diversity and provide accommodations during the recruitment process.

Posted 2 months ago

Apply

4.0 - 7.0 years

14 - 19 Lacs

Bengaluru

Work from Office

locationsIndia, Bangalore time typeFull time posted onPosted 18 Days Ago job requisition idJR0271803 Job Details: About The Role : Develops the logic design, register transfer level (RTL) coding, and simulation for graphics IPs (including graphics, compute, display, and media) required to generate cell libraries, functional units, and the GPU IP block for integration in full chip designs. Participates in the definition of architecture and microarchitecture features of the block being designed. Applies various strategies, tools, and methods to write RTL and optimize logic to qualify the design to meet power, performance, area, and timing goals as well as design integrity for physical implementation. Reviews the verification plan and implementation to ensure design features are verified correctly across verification hierarchies, drives unit level verification, and resolves and implements corrective measures for failing RTL tests to ensure correctness of features. Supports SoC customers to ensure high quality integration of the GPU block. Qualifications: Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates. Minimum Qualifications: B.Tech/M.Tech +6 Years of relevant industry experience. Having achieved multiple tape-outs reaching production with first pass silicon. Ability to drive and improve digital design methodology to achieve high quality first silicon. Hands on experience with FPGA emulation, silicon bring-up, characterization and debug. Have experience working in GPU/CPU domain. Able to work with multi-functional teams within Intel and external vendors across geographical boundaries to resolve architectural and implementation challenges with a focus on schedule. Strong verbal and written communication skills. Good understanding of verilog and system verilog, synthesizable RTL. Knowledgeable in modern design techniques and energy-efficient/low power logic design and power analysis. Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research. Job Type: Experienced Hire Shift: Shift 1 (India) Primary Location: India, Bangalore Additional Locations: Business group: The Client Computing Group (CCG) is responsible for driving business strategy and product development for Intel's PC products and platforms, spanning form factors such as notebooks, desktops, 2 in 1s, all in ones. Working with our partners across the industry, we intend to deliver purposeful computing experiences that unlock people's potential - allowing each person use our products to focus, create and connect in ways that matter most to them. As the largest business unit at Intel, CCG is investing more heavily in the PC, ramping its capabilities even more aggressively, and designing the PC experience even more deliberately, including delivering a predictable cadence of leadership products. As a result, we are able to fuel innovation across Intel, providing an important source of IP and scale, as well as help the company deliver on its purpose of enriching the lives of every person on earth. Posting Statement: All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance. Position of Trust N/A Work Model for this Role This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. *

Posted 2 months ago

Apply

4.0 - 9.0 years

20 - 25 Lacs

Bengaluru

Work from Office

We are currently seeking Verification Engineer with strong verification fundamentals to work in Switch Silicon group. Youll join a group of hardworking engineers to craft and implement the next generation innovative Switch Silicon chips. In this position, youll make a real impact in a dynamic, technology-focused company while developing best high-speed communication devices, delivering the highest throughput and lowest latency! The Networking Chip Design team in India is a new team which is growing at a fast pace. What youll be doing: Verify Switch designs architecture and micro-architecture using advanced methodologies. Build reference models, verify and simulate chip blocks/entities according to specifications. Work closely with multiple teams within organizations such as Architecture, Micro- Architecture, and FW. You are encouraged to understand the design and implementation, define the verification scope, develop the verification infrastructure, test plans and tests and verify the correctness of the design at SOC level. Use sophisticated verification methodologies like e-specman, SV-UVM etc. What we need to see: BS (or equivalent experience) / MS with 4+ years of experience in design verification. Exposure to design and verification tools (Verilog/SV or equivalent, Cadence or equivalent simulation tools, debug tools like Indago, GDB etc.). Perl/python scripting language experience desirable. Ways to stand out from the crowd: Prior experience of Ethernet or InfiniBand Switches, and/or smartNICs or DPUs, and/or high-speed interconnects. Strong debugging, problem-solving and analytical skills. Scripting knowledge (Python/Perl/shell). Good social skills and ability desire to work as an excellent teammate. Widely considered to be one of the technology world s most desirable employers, NVIDIA offers highly competitive salaries and a comprehensive benefits package. As you plan your future, see what we can offer to you and your family www.nvidiabenefits.com NVIDIA is committed to encouraging a diverse work environment and proud to be an equal opportunity employer. As we highly value diversity in our current and future employees, we do not discriminate (including in our hiring and promotion practices) on the basis of race, religion, color, national origin, gender, gender expression, sexual orientation, age, marital status, veteran status, disability status or any other characteristic protected by law. #LI-Hybrid

Posted 2 months ago

Apply

2.0 - 6.0 years

4 - 8 Lacs

Hyderabad

Work from Office

Alternate Job Titles: Senior Technical Writer We Are: At Synopsys, we drive the innovations that shape the way we live and connect Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content Join us to transform the future through continuous technological innovation, You Are: Energetic, experienced, and organized, you are a writer who thrives in a vibrant environment and is passionate about cutting-edge technology You have a knack for turning complex technical information into clear, concise, and user-friendly documentation With a strong background in technical writing within the software or hardware industry, you bring a blend of creativity and precision to your work You are a team player who can also work independently, and you take pride in delivering high-quality content on time Your excellent communication and interpersonal skills enable you to collaborate effectively with engineers and other stakeholders You are always eager to learn and adapt to new technologies, ensuring that your documentation remains relevant and up-to-date If you care about doing a good job, about details, and about contributing to a dynamic team, Synopsys is the place for you, What Youll Be Doing: Planning, organizing, writing, and editing a variety of customer documentation, Collaborating with engineers to understand product functionalities and features, Creating user manuals, reference guides, and online help content in various formats, Ensuring documentation is accurate, clear, and comprehensive, Maintaining and updating existing documentation to reflect product updates, Utilizing authoring tools such as FrameMaker and Oxygen to produce high-quality content, The Impact You Will Have: Empower customers to effectively use and optimize Synopsys products, Enhance user experience through clear and accessible documentation, Support product adoption and customer satisfaction, Contribute to the success of product releases with timely and accurate documentation, Facilitate better communication and understanding between customers and the engineering team, Help maintain Synopsys' reputation as a leader in semiconductor IP solutions, What Youll Need: Degree or masters in electronics, science, hardware, computing, software, physics, mathematics, or engineering disciplines Other technical disciplines considered, 3-5 years of technical writing experience in the software or hardware industry, Excellent problem-solving skills with strong logical reasoning, Proficiency with authoring tools such as FrameMaker and Oxygen, Excellent English writing and speaking skills, Who You Are: Excellent communication and interpersonal skills, Energetic and capable of learning new technologies as necessary, Team player with the ability to work independently, Detail-oriented and committed to delivering high-quality work, Proactive and able to take ownership of projects with minimal supervision, The Team Youll Be A Part Of: You will be part of a dynamic and experienced Technical Publications team that works closely with world-class engineers to create essential customer documentation Our team is committed to empowering customers worldwide with comprehensive and user-friendly content that enhances their experience with Synopsys products, Rewards and Benefits: We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs Our total rewards include both monetary and non-monetary offerings Your recruiter will provide more details about the salary range and benefits during the hiring process,

Posted 2 months ago

Apply

3.0 - 7.0 years

5 - 9 Lacs

Bengaluru

Work from Office

We Are: At Synopsys, we drive the innovations that shape the way we live and connect Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content Join us to transform the future through continuous technological innovation, You Are: You are a seasoned professional with a passion for GPU-accelerated systems and algorithm optimization With a strong background in computer science and extensive experience in GPU technologies like CUDA, OpenCL, or ROCm, you excel in designing and implementing high-performance solutions Your expertise in C++ and Python, along with your ability to troubleshoot and collaborate effectively, makes you an ideal fit for this role You are proactive, innovative, and always stay abreast of the latest trends in GPU technology Your ability to lead benchmarking and performance testing initiatives showcases your commitment to delivering optimal solutions for cutting-edge ILT software in the EDA industry, What Youll Be Doing: Optimize existing GPU implementations for ILT software, Design new GPU-accelerated algorithms for large-scale geometric data handling for ILT, Collaborate with cross-functional teams to ensure seamless integration of GPU features, Lead benchmarking and performance testing initiatives, Stay current on GPU technology trends and design the latest advancements into the system, Work closely with customers and hardware vendors to deliver optimal solutions rapidly, The Impact You Will Have: Enhance the performance and efficiency of ILT software through optimized GPU implementations, Develop innovative GPU-accelerated algorithms that handle large-scale geometric data efficiently, Ensure seamless integration of GPU features into existing Mask Synthesis tools, Lead performance testing to ensure the highest standards of software quality, Drive technological advancements by integrating the latest GPU trends into our systems, Contribute to the rapid manufacturing of new chips by delivering optimal solutions swiftly, What Youll Need: S 6+ years of experience working with GPU-accelerated systems, Proficiency in CUDA, OpenCL, ROCm, or related technologies, Expertise in C++ and Python, Experience in distributed computing environments, Strong troubleshooting and collaboration skills, Who You Are: Innovative and proactive with a keen interest in the latest GPU technologies, Detail-oriented with strong problem-solving skills, Effective communicator who excels in collaborative environments, Dedicated to delivering high-performance solutions and continuous improvement, Adaptable and able to thrive in a fast-paced, dynamic environment, The Team Youll Be A Part Of: You will be part of a highly skilled and collaborative team focused on developing and optimizing GPU-accelerated algorithms for ILT software Our team works closely with other cross-functional teams, customers, and hardware vendors to ensure the seamless integration of GPU features and the delivery of optimal solutions We are committed to staying at the forefront of technological advancements and driving innovation in the EDA industry, Rewards and Benefits: We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs Our total rewards include both monetary and non-monetary offerings Your recruiter will provide more details about the salary range and benefits during the hiring process,

Posted 2 months ago

Apply

9.0 - 16.0 years

11 - 18 Lacs

Noida

Work from Office

We are seeking highly motivated and experienced who can lead and build a team to perform design implementation (PnR) and required signoff verifications of full chip and/or digital blocks using ASIC design flow (Gate2GDSII or RTL2GDSII), Job Description Hands-on and rich experience of implementing (PnR) complex full chip/SOC and digital blocks using Synopsys state of the art Gate to GDSII ASIC design flows mainly including Design Initialization, IO and bump placement, RDL routing, Power planning, Floor planning/Macro placement, Scan-chain reordering, CTS, Route and chip finishing steps Perform design partitioning to enable hierarchical design flow implementation Perform bump placement and RDL routing working closely with package substrate design team to achieve package signoff closure and meeting reliability (EMIR and SI/PI) targets Perform Physical Implementation of full chip and digital blocks starting from gate netlist till gds out Perform signoff verifications including Layout verifications (DRC, LVS, Antenna) and Reliability verifications (EMIR, ESD) of the full chip along with the digital blocks Ownership of writing MCMM and UPF for the full chip and digital block designs Work with Synthesis team to provide feedback on SDC for alignment/cleanup as required Provide handoff data to enable signoff closures like STA, Formality, Layout and Reliability verification To work closely with signoff teams to ensure timely closure of all signoff stages To adapt and maintain design flows required for automated execution of state-of-the-art implementation of full chip and digital blocks Provide regular status of design implementation using KPI at each stage of the flow indicating completion and signoff Job Requirements Excellent understanding of Digital design architectures and synchronous high speed interfaces including concepts of FIFO, PHY and Redundancy JTAG and APB interface implementation experience is a must Expertise and in-depth understanding of the ASIC Physical design flow steps of starting from Gate netlist for full chip Excellent Understanding of IP library CAD data and views (lef, liberty, Verilog, Experience in Synthesis flow and DFT insertion with Fusion Compiler is a definite plus Experience in implementing Boundary scan (BSDL) is desirable Experience in working on IO integration with Wire-bond or Flip-chip design is a must Exposure to Synopsys Tool set (such as FC/ICC2, Primetime, Formality, ICV) is a must including Ansys Redhawk Hands-on experience in writing automations using scripting languages like tcl, python and perl is a must Exposure to leading foundries such as TSMC, Intel, Samsung and GF FinFET technologies and designs is desirable Experience in Testchip implementation and ATE/Bench testing exposure is a plus Experience : 15+ years of Relevant experience in Physical design domain and Tapeouts Education : b-e/b-tech/m-tech in ECE/EE

Posted 2 months ago

Apply

2 - 7 years

18 - 25 Lacs

Bengaluru

Work from Office

"> Search Jobs Find Jobs For Where Search Jobs ASIC Digital Design Engineer, Senior Bengaluru, Karnataka, India Engineering Employee Apply Save Job Share Email LinkedIn X Facebook Jump to Overview Job Description Benefits Culture How We Hire Overview Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries. Play Video Job Description Category Engineering Hire Type Employee Job ID 8686 Remote Eligible No Date Posted 28/01/2025 We Are: At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation. You Are: As an ideal candidate for the ASIC Digital Design Engineer, Senior role, you are a highly motivated and innovative individual with a deep understanding of ASIC development flow. You possess a strong theoretical and practical background in high-speed serializer and data recovery circuits. You are someone who thrives in dynamic environments and embraces the challenges that come with constant technological changes. You are self-motivated, proactive, and able to balance good design quality with tight deadlines. Your excellent communication skills enable you to interact seamlessly with different design groups and customer support teams. You are known for your ability to resolve issues creatively and exercise independent judgment in selecting methods and techniques to obtain solutions. You are a team player who can produce excellent results both as an individual and as part of a team. What You ll Be Doing: Developing and verifying digital designs for next-generation NRZ and PAM-based SerDes products. Running lint/cdc/rdc checks and synthesis flow. Working with Verilog and VCS to ensure design accuracy. Defining synthesis design constraints and resolving STA issues. Collaborating with mixed-signal engineers to deliver high-end mixed-signal designs from specification development to functional and performance tests. Interacting with Application Engineers for customer support and resolving technical issues with Analog and P&R teams. The Impact You Will Have: Contributing to the development of cutting-edge SerDes products that lead the industry. Enhancing the performance, power, and size efficiency of our silicon IP offerings. Enabling rapid market entry for differentiated products with reduced risk. Driving innovation in high-speed digital design and data recovery circuits. Supporting the creation of high-performance silicon chips and software content. Collaborating with a world-class team to solve complex design challenges. What You ll Need: BSEE or MSEE with a minimum of 2 years of experience in digital design and front-end flows. Proficiency in running lint/cdc/rdc checks and synthesis flow. Experience with Verilog and VCS. Knowledge of digital design methodologies, DFT insertion, synthesis constraints, and flows. Scripting experience in Shell, Perl, Python, and TCL (preferred). Who You Are: Excellent communicator with the ability to interact with diverse teams. Self-motivated and proactive, with a strong attention to detail. A creative problem-solver who can think independently. Capable of working under tight deadlines while maintaining high-quality standards. A team player who can contribute effectively both individually and collaboratively. The Team You ll Be A Part Of: Join our highly experienced mixed-signal design and verification team, where you will work alongside experts in digital and mixed-signal engineering. Our team is dedicated to developing innovative solutions for the next generation of high-speed SerDes products, providing continuous training and opportunities for growth. Rewards and Benefits: We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process. At Synopsys, we want talented people of every background to feel valued and supported to do their best work. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, age, military veteran status, or disability. Apply Save Job test Share Email LinkedIn X Facebook Benefits At Synopsys, innovation is driven by our incredible team around the world. We feel honored to work alongside such talented and passionate individuals who choose to make a difference here every day. Were proud to provide the comprehensive benefits and rewards that our team truly deserves. Visit Benefits Page Health & Wellness Comprehensive medical and healthcare plans that work for you and your family. Time Away In addition to company holidays, we have ETO and FTO Programs. Family Support Maternity and paternity leave, parenting resources, adoption and surrogacy assistance, and more. ESPP Purchase Synopsys common stock at a 15% discount, with a 24 month look-back. Retirement Plans Save for your future with our retirement plans that vary by region and country. Compensation Competitive salaries. *Benefits vary by country and region - check with your recruiter to confirm Get an idea of what your daily routine around the office can be like Explore Bengaluru View Map Hiring Journey at Synopsys Apply When you apply to join us, your resume, skills, and experience are first reviewed for consideration. Phone Screen Once your resume has been selected, a recruiter and/or hiring manager will reach out to learn more about you, share more about the role, and answer any questions you might have. Interview Next up is interviewing (in person or virtual). You ll be invited to meet with members of the hiring team to discuss your skills and experience, and what you re looking for in your next role. Offer Congratulations! When you have been selected for the role, your recruiter will reach out to make you a verbal offer (a written offer will follow your conversation), and we hope you accept! Onboarding There will be some steps you need to take before you start to ensure a smooth first day, including new hire documentation. Welcome! Once you ve joined, your manager, team, and a peer buddy will help you get acclimated. Over the next few weeks, you ll be invited to join activities and training to help you ramp up for a successful future at Synopsys!

Posted 2 months ago

Apply

6 - 11 years

8 - 13 Lacs

Bengaluru

Work from Office

Job Category: Design Job Type: Full Time Job Location: Bangalore About Us: Mettlesemi Systems and Technologies Pvt Ltd, based in Bengaluru, specializes in providing embedded systems, silicon solutions and related services. We have strong partnerships with top oplayers in the Semiconductor and Embedded Systems domain, across product development and prototyping. The Role: Mettlesemi is looking for exceptional engineers and engineering leaders to join our SOC development team to develop cutting-edge products within disruptive system architecture. You will have the oppertunity to work on the latest technologies in silicon chip design within a dynamic, open, and fast-peaced environment and develop the next generation of chips based on revolutionary architecture for our top-notch clients. Key Responsiblities: We are looking for talented Senior engineers to join our top-tier teams and participate in design and verification activities working on next-generation products, starting from the identification and definition of project requirements, architecture, and feature development. As a Design Engineer and integral part of the project team, your responsibilities will encompass the development of intricate Microarchitecture, Logic Design, Synthesis, Timing Closure, and Formal Verification using Formality. Collaboration with the Design Verification Team, the DFT Team, the Physical Design Team and other stakeholder teams will be a key aspect of your role. This presents a unique opportunity for you to make a significant impact across the entire product lifecycle. In this role, you will work in a team developing SoCs to be deployed in a range of products/applications. You will integrate industry-standard and custom hardware IP and subsystems into SoCs and will work closely with System Architects, SoC architects, IP developers, and physical design teams to develop SoCs that meet the power, performance, and area goals for these products/applications. BASIC QUALIFICATIONS 6+ years of experience in chip design. 5+ years or more of practical semiconductor design experience. Proficiency in Verilog/System Verilog. Fluent in scripting languages (TCL, Python). BE degree in Computer Engineering/BS Computer Science/Electrical Engineering. Excellent verbal and written communication skills. Strong collaboration and teamwork skills, ability to contribute to diverse and inclusive teams. PREFERRED SKILLS/EXPERIENCE Experience with the full SOC cycle Synthesis/STA/CDC/Lint. Experience with successful tape-outs of complex, high- volume SoCs in advanced design nodes. Experience with Design Automation. Experience in Designing protocols such as AMBA, LPDDR, DDR4 Strong working knowledge of Network on Chip (NOC), Coherent, and non-Coherent fabrics.

Posted 2 months ago

Apply

18 - 20 years

20 - 25 Lacs

Noida

Work from Office

An experienced and passionate Analog and Mixed-Signal (A&MS) Senior Circuit Design Expert with a strong background in PLL and SERDES design. You have a deep understanding of mixed-signal techniques for dynamic and static power reduction, performance enhancement, and area reduction. Your expertise includes circuit architectures simulation, circuit layout, and knowledge of bipolar, CMOS, passive structure, and interconnect failure modes in advanced finfet technology nodes. You excel in developing Analog Full custom circuit macros, such as PLLs, Clock Path Functions, clocking solutions, TX/RX datapaths, and power management and regulation for High Speed PHY IP, in both planar and fin-fet CMOS technology. You thrive in collaborative environments, working closely with silicon test and debug experts to advance quality through Sim2Sil correlation. You are also passionate about building and nurturing key analog design talent to grow business impact through successful project execution. What you'll Be Doing: Leading Serdes analog design and development. Analyzing various mixed signal techniques for power reduction, performance enhancement, and area reduction. Developing Analog Full custom circuit macros for High Speed PHY IP in advanced technology nodes. Collaborating with silicon test and debug experts for Sim2Sil correlation. Building and nurturing a team of analog design talent. Working with experienced teams locally and globally. The Impact You Will Have: Driving innovation in mixed-signal analog design. Enhancing the performance and efficiency of high-speed physical interfaces. Contributing to the development of cutting-edge technology in High Speed PHY IP. Improving quality and reliability through collaboration and Sim2Sil correlation. Growing the business impact by building and leading a talented team. Advancing Synopsys leadership in chip design and IP integration. What you'll Need: BE 18+ years of relevant experience or MTech 15+ years of relevant experience in mixed signal analog, clock, and datapath circuit design. Strong knowledge of RF architecture and blocks such as transceivers, VCOs, LNA, and up/down converters. Experience in designing Charge-pump-based PLLs, Fractional-N PLLs, Digital PLLs, XTAL oscillators, and LO generation circuits. Proficiency in high-speed digital circuit design and timing/phase noise analysis. Ability to create behavioral models of PLL to drive architectural decisions. Who You Are: Strong fundamentals of CMOS, device physics, and sub-micron design methodologies. Experience with PLL designs and high-speed digital circuit design. Knowledge of control systems, band gaps, bias, op-amps, LDOs, and feedback techniques. Experience in LC VCO/DCO design and performance parameters of VCO. Familiarity with digitally assisted analog circuit techniques. The Team you'll Be A Part Of: You will be joining an expanding analog/mixed-signal serdes team involved in the design and development of cutting-edge High Speed PHYSICAL Interface Development. You will work with experienced teams locally and with colleagues from various sites across the globe, fostering a collaborative and innovative environment.

Posted 2 months ago

Apply

3 - 7 years

5 - 9 Lacs

Chennai

Work from Office

Qualifications: Expertise in C/C++, Linux Development, Performance Engineering. Hands-on Experience in Application/System Profiling Utilities like vTune, Nvidia Nsight, Linux native utilities Good debugging skills in using gdb and Linux system utilities to troubleshoot timing sensitive distributed applications. Use object-oriented principles and design patterns to develop fault-tolerant and extendable software Good knowledge on HPC system components - including CPU/GPU architecture, scalable/distributed storage, high-bandwidth inter-connects, and cloud-based computing architectures Proficiency in Python and Shell scripting languages. Preferred Qualifications: Proficiency in parallel programming (MPI, SLURM, OPENMP, UCX, etc.) Solid understanding and practical experience with Linux OS, kernel features, and networking basics Familiarity with deep learning and machine learning frameworks and workflows Experience with containerization technologies (Docker/Singularity) for packaging software services Minimum Qualifications Masters Level Degree and related work experience of 1 year. Bachelors Level Degree and related work experience of 3 years.

Posted 2 months ago

Apply

2 - 12 years

4 - 14 Lacs

Hyderabad

Work from Office

"> Search Jobs Find Jobs For Where Search Jobs Technical Program Manager - Staff Hyderabad, Telangana, India Apply Now Save Category: Engineering Hire Type: Employee Job ID 8031 Date posted 02/24/2025 Share this job Email LinkedIn X Facebook We Are: At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation. You Are: The ideal candidate for the Project Engineering Management, Staff Engineer role is a seasoned Technical Project Manager with a strong focus on Product Security Compliance. You will leverage your exceptional project management skills to drive complex projects related to Open-source projects and Product Security. You will play a critical role in ensuring the security and integrity of our products while collaborating with cross-functional teams to drive initiatives that enhance our security posture. You will oversee the planning, execution, and delivery of complex security compliance projects. You will work closely with security engineers, product managers, business stakeholders, and IT teams to ensure that projects are delivered on time, within scope, and within budget. This role requires a strong understanding of Open Source, Product Security, and project management principles. In addition, you will coordinate cross-product dependencies, identify and escalate issues, manage risk and change from conception to delivery, and drive problem resolution through fact-based, conscious decision-making while promoting, implementing, and improving team, cross-functional, and cross-departmental business and engineering processes and practices. What You ll Be Doing: Manage security-focused projects, ensuring alignment with organizational goals and industry standards. Oversee security initiatives related to open-source projects, including assessing vulnerabilities, coordinating remediation efforts, and promoting best practices within the engineering teams. Collaborate closely with stakeholders to define project objectives, scope, and deliverables. Develop and maintain comprehensive project plans. Drive effective communication and collaboration across cross-functional teams. Monitor program progress and implement solutions to keep projects on track. Drive continuous improvement initiatives by evaluating current processes and recommending enhancements to increase efficiency and security effectiveness. Proactively identify challenge areas and risks requiring executive engagement. Identify issues and roadblocks, and escalate with the right level of details and priority. Drive problem resolution through fact-based, conscious, and quality decision-making. The Impact You Will Have: Ensure the security and integrity of Synopsys products, particularly in open-source environments. Lead the initiatives w.r.t product security. Develop strategic project plans that align with organizational goals and industry standards. Facilitate cross-functional collaboration to enhance communication and project outcomes. Implement solutions to keep projects on track, ensuring timely delivery and high-quality results. Promote best practices and continuous improvement initiatives within the engineering teams. Identify and mitigate risks, ensuring proactive management of potential challenges. Provide valuable insights and recommendations based on data analytics, driving enhancements in product security. Foster a culture of security awareness and compliance within the organization. Contribute to the overall success of Synopsys security and data engineering initiatives. What You ll Need: Project Management Experience: 2+ years of experience specifically in technical program management with overall experience of 8 to 12 years. Hands-on working knowledge in Python / Perl. Ability to do code reviews and take part in design discussions. Product Security Knowledge: Strong understanding of product security principles, especially related to open-source projects. Experience with cloud platforms such as AWS, Azure, or Google Cloud. Communication skills: Excellent verbal and written communication abilities for cross-functional collaboration. Stakeholder Management: Ability to define project objectives and collaborate closely with stakeholders. Project Planning: Skills in developing and maintaining comprehensive project plans. Who You Are: A proactive and detail-oriented leader who can manage complex projects and drive them to successful completion. An excellent communicator who can effectively collaborate with cross-functional teams and stakeholders. A strategic thinker with a strong understanding of product security and data engineering principles. A problem solver who can identify challenges and implement effective solutions. A continuous learner who stays updated with the latest industry trends and best practices. The Team You ll Be A Part Of: This role helps Synopsys build products securely and be compliant with security standards. The EPMO team provides program management support to all the Synopsys Central Engineering programs and initiatives. The main focus of this role would be to ensure product security compliance and provide program management support to Data Engineering initiatives in Synopsys Central Engineering. At Synopsys, we want talented people of every background to feel valued and supported to do their best work. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, age, military veteran status, or disability. Apply Now Save Relevant Jobs Senior Staff Product Engineer, R&D-7683 Aschheim, Germany Engineering Principal Analog Design Engineer Mississauga, Canada Engineering Verdi Internship Hsinchu, Taiwan Interns/Temp

Posted 2 months ago

Apply

5 - 10 years

7 - 12 Lacs

Noida

Work from Office

"> Search Jobs Find Jobs For Where Search Jobs Staff R&D Software Engineer Formal Verification Noida, Uttar Pradesh, India Apply Now Save Category: Engineering Hire Type: Employee Job ID 10085 Date posted 03/26/2025 Share this job Email LinkedIn X Facebook We Are: At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation. You Are: You are a dedicated and seasoned engineer with a strong background in formal verification, equivalence checking, and SAT/SMT solvers. You possess excellent coding skills in C/C++ and have a deep understanding of algorithms and data structures. Your analytical, logical reasoning, and problem-solving abilities are exceptional, allowing you to tackle complex verification challenges efficiently. With 5 to 10 years of relevant experience, you are well-versed in the latest verification methodologies and tools. You thrive in dynamic environments, working independently with minimal supervision while effectively communicating and collaborating with cross-functional teams. Your innovative mindset and commitment to excellence drive you to continuously learn and adapt, ensuring that you stay at the forefront of technological advancements. What You ll Be Doing: Developing and enhancing formal verification solutions with a focus on equivalence checking and SAT/SMT solver technologies. Implementing and optimizing verification algorithms to improve the performance and capacity of our VC Formal tool. Collaborating with cross-functional teams to integrate formal verification methodologies into the overall verification flow. Conducting thorough analysis and debugging of complex SoC designs to identify and resolve verification issues. Creating and maintaining comprehensive documentation for verification processes, methodologies, and best practices. Staying updated with the latest industry trends and advancements in formal verification to drive continuous improvement. The Impact You Will Have: Enhance the capabilities of our VC Formal tool, ensuring it meets the highest standards of performance and reliability. Enable our customers to tackle the most challenging verification tasks with confidence and efficiency. Contribute to the development of cutting-edge verification technologies that set new industry benchmarks. Drive innovation in formal verification methodologies, positioning Synopsys as a leader in the field. Support the successful delivery of high-quality, high-performance SoC designs for a wide range of applications. Foster a culture of excellence and continuous improvement within the verification team. What You ll Need: Proficiency in C/C++ programming with a focus on developing high-performance software. Strong understanding of algorithms and data structures, particularly in the context of formal verification. Experience with formal verification techniques, equivalence checking, and SAT/SMT solvers. Excellent analytical and problem-solving skills with the ability to tackle complex verification challenges. 5 to 10 years of relevant experience in formal verification or related fields. Who You Are: Innovative and driven, with a passion for pushing the boundaries of technology. Detail-oriented and meticulous, ensuring the highest standards of quality in your work. Collaborative and communicative, able to work effectively within cross-functional teams. Adaptable and open to learning, continuously seeking to enhance your skills and knowledge. Committed to excellence and dedicated to achieving outstanding results. The Team You ll Be A Part Of: You will be part of a highly skilled and motivated verification team focused on developing and enhancing formal verification solutions. The team is dedicated to pushing the boundaries of what is possible in verification technology, working collaboratively to solve complex challenges and deliver innovative solutions. You will have the opportunity to work with industry-leading experts and contribute to the development of cutting-edge verification tools that empower our customers to achieve their design goals with confidence. Rewards and Benefits: We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process. At Synopsys, we want talented people of every background to feel valued and supported to do their best work. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, age, military veteran status, or disability. Apply Now Save Relevant Jobs Senior Staff Product Engineer, R&D-7683 Aschheim, Germany Engineering Principal Analog Design Engineer Mississauga, Canada Engineering Verdi Internship Hsinchu, Taiwan Interns/Temp

Posted 2 months ago

Apply
cta

Start Your Job Search Today

Browse through a variety of job opportunities tailored to your skills and preferences. Filter by location, experience, salary, and more to find your perfect fit.

Job Application AI Bot

Job Application AI Bot

Apply to 20+ Portals in one click

Download Now

Download the Mobile App

Instantly access job listings, apply easily, and track applications.

Featured Companies