Jobs
Interviews

291 Chip Design Jobs - Page 10

Setup a job Alert
JobPe aggregates results for easy application access, but you actually apply on the job portal directly.

4 - 8 years

7 - 11 Lacs

Hyderabad

Work from Office

Design and implement Data Ingestion & Processing pipelines for our Sentaurus Calibration Workbench (SCW) - Format support, validation, DB with search/filters, AI/ML-driven analysis. Integrate core TCAD simulation engines with SCW - Optimize connectivity to reduce turnaround time (TAT), improve scalability, quality of results (QoR), and ease-of-use (EoU) Collaborate closely with the product application engineering (PAE) team to ensure functionality and quality requirements are met. Collaborate closely with the front-end team to ensure backend features are seamlessly integrated into the GUI for end-users. The Impact You Will Have: Drive advancements in TCAD calibration automation, leading to significant improvements in simulation efficiency and accuracy. Enhance the user experience by supporting integration of backend features into a user-friendly GUI, enabling seamless deployment of calibration workflows to customers. Support the creation of innovative solutions that address complex semiconductor design challenges, contributing to the success of our customers. Streamline the TCAD calibration process, reducing TAT and improving overall productivity for both internal teams and customers. Foster collaboration and knowledge sharing within the team, driving continuous improvement and innovation in SCW. What You ll Need: MS or PhD in Computer Science, Software Engineering, Electrical Engineering, or equivalent. 4+ years of hands-on experience in software development with solid programming skills in C++ and Python. Solid data analysis knowledge and skills. Familiarity and hands-on experience with ML applied to data analysis and optimization. Strong desire to learn and explore new technologies. English language working proficiency and communication skills allowing teamwork in an international environment. Willingness to work in a distributed international team.

Posted 2 months ago

Apply

2 - 5 years

5 - 8 Lacs

Noida

Work from Office

Building quality setup environments based on technology data from worldwide foundries. Writing scripts to automate processes and perform quality assurance on the environment. Working with EDA tools, including simulators and verification tools. Collaborating with local and international experts to find solutions to complex problems. Working independently while building productive working relationships with cross-functional teams. Continuously learning and exploring new technologies to enhance your skills and knowledge. The Impact You Will Have: Contributing to the creation of high-quality setup environments that enable efficient technology development. Automating processes to improve efficiency and accuracy in the engineering workflow. Enhancing the functionality and reliability of EDA tools through rigorous testing and verification. Solving complex problems by leveraging expertise from diverse, global teams. Fostering a collaborative environment that promotes innovation and continuous improvement. Driving the success of Synopsys projects and initiatives with your technical skills and dedication. What You ll Need: A bachelors degree and a minimum of 2 years of related experience or an advanced degree in Electronics/Electrical Communication Engineering/Cybernetics or a similar field. Proficiency in at least one programming language such as Python, Tcl, or Perl. An exceptional desire to learn and explore new technologies. Good investigation and problem-solving skills. Familiarity with physical verification flows like LVS/DRC/FILL/DFM and an understanding of layout design rules. Prior experience in Analog design is a plus. Knowledge and experience in tool/runset development/support is a plus. Experience in a UNIX/Linux environment. Strong communication skills and the ability to build productive internal and external working relationships. Who You Are: A collaborative team player who thrives in a diverse and multicultural environment. An independent worker who can manage tasks with minimal supervision. An effective communicator who can convey technical information clearly and concisely. An innovative thinker who is always looking for ways to improve processes and solve problems. A dedicated professional with a passion for technology and a commitment to continuous learning

Posted 2 months ago

Apply

15 - 16 years

18 - 19 Lacs

Bengaluru

Work from Office

You are an experienced and dynamic professional with over 15 years of experience in IP design or management, particularly in foundational IP/Interface IP across multiple process technologies up to 3nm. Your background includes significant experience in IP program management, working with cross-functional teams, and engaging with external SOC customers. You excel in presenting status updates to senior management and possess knowledge in SOC design and architecture, product qualification, signal and power integrity, and package design. You hold a BS or MS degree in Electrical or Computer Engineering. What You ll Be Doing: Leading and managing IP design and development projects from initiation through to delivery. Coordinating with cross-functional teams to ensure project milestones and deliverables are met on time. Engaging with external SOC customers to understand their requirements and ensure their needs are met. Presenting project status updates and reports to senior management and stakeholders. Ensuring adherence to quality standards and regulatory requirements throughout the project lifecycle. Driving continuous improvement initiatives within the program management processes. The Impact You Will Have: Ensuring the successful delivery of high-quality IP products that meet customer expectations. Contributing to the strategic goals of Synopsys by effectively managing complex projects. Enhancing cross-functional collaboration and communication within the organization. Driving innovation in IP design and development through effective program management. Building strong relationships with external SOC customers, enhancing customer satisfaction and loyalty. Improving the efficiency and effectiveness of program management processes and practices. What You ll Need: 15+ years of experience in IP design or management in multiple process technologies up to 3nm. Experience in IP program management or working with cross-functional teams. Experience in working with external SOC customers and presenting to senior management. Knowledge of SOC design and architecture, product qualification, signal and power integrity, and package design. BS or MS degree in Electrical or Computer Engineering

Posted 2 months ago

Apply

10 - 12 years

13 - 15 Lacs

Hyderabad

Work from Office

Lead the architecture and development of analog/mixed-signal blocks for PCIe 6 and PCIe 7 PHY designs. Ensure designs meet PCIe protocol standards, optimizing for performance, power, and area targets. Oversee the porting of PHY designs to different technology nodes, maintaining signal integrity and performance. Collaborate with cross-functional teams to integrate analog circuits into larger SerDes PHY systems. Develop and implement verification strategies for high-speed analog/mixed-signal circuits using advanced simulation tools. Supervise physical layout to minimize parasitics, device stress, and process variation impacts. Review simulation and measurement data for design validation and compliance with PCIe standards. Provide technical leadership and mentorship to junior engineers in analog/mixed-signal design best practices. Document design features, specifications, test plans, and methodologies for future reference. Collaborate with the characterization team to validate the electrical performance of circuits in silicon. The Impact You Will Have: Drive the development of next-generation PCIe 6 and PCIe 7 PHY designs, contributing to the advancement of high-speed interface technology. Ensure that Synopsys analog/mixed-signal circuits meet stringent industry standards, enhancing the companys reputation for excellence. Facilitate the seamless integration of analog circuits into complex SerDes PHY systems, improving overall system performance. Mentor and develop junior engineers, fostering a culture of continuous learning and innovation within the team. Contribute to the successful porting of PHY designs across different technology nodes, ensuring versatility and adaptability. Enhance the companys design verification processes, leading to more robust and reliable high-speed analog/mixed-signal circuits. What You ll Need: PhD with 5+ years, or MTech/MS with 10+ years of experience in analog/mixed-signal circuit design, with a focus on high-speed interfaces such as PCIe 6/7 or SerDes PHY designs. Extensive experience in transistor-level design of high-speed analog building blocks, such as LDOs, Bandgap references, ADC/DAC, PLLs, DLLs. Proven silicon experience in developing PHY circuits that meet strict PCIe standards. Expertise in high-speed SerDes AFE (Analog Front-End) development, including CTLE and CDR design. Experience designing high-speed SerDes transmitters, with in-depth knowledge of equalization techniques (e.g., DFE, FIR filters, TX pre-emphasis). Strong background in jitter budgeting analysis, including understanding the sources of jitter and strategies for minimizing its impact on signal integrity. Extensive experience with the porting of PHY designs across different technology nodes. Strong expertise in CMOS technologies, including finFET and SOI processes. In-depth understanding of the PCIe protocol, signal integrity requirements, jitter performance, and high-speed clocking. Proven ability to supervise layout design to minimize the effects of parasitics, process variations, and electromigration. Demonstrated ability to lead and mentor design teams, working across departments to ensure successful project outcomes

Posted 2 months ago

Apply

1 - 5 years

4 - 8 Lacs

Bengaluru

Work from Office

Synopsys is looking for a highly motivated software engineer to help enable leading edge Macro characterization and validation solution by joining our characterization team As part of the R&D team, you will have a unique opportunity to explore a variety of areas within performance improvement, accuracy improvement of liberty models, large scale characterization, ranging from classification problems to complex regression models The complex software engineering requirements for Macro characterization, can make a huge difference in enabling next generation of characterization solution This dynamic, collaborative, and exciting environment offers plenty of opportunities for both broad exposure to new technologies, as well as the ability to learn deeply within specific modeling topics The responsibilities include: * Developing, Maintaining and improving software implementations * Working with field support team and customers to understand new technical requirements * Designing new architectures for a wide range of problem areas. * Collaborating with cross functional teams to enable complex flows across tools Qualification Requirements: * MS in CS/EE/physics/applied math or related fields with 6+ years, or PhD in related field. * Demonstrated analytical and problem-solving skills with strong desire to explore new technologies * Solid programming skills in C++ and Python and familiar with data structures and algorithms * Experience in numerical computation * Good communication skills and the ability to work in a team environment Nice to have: * Experience with transistor level circuit simulators, understanding of digital logic and/or Macro IP environment * Experience in computational lithography, image processing, or machine learning * Experience in the development of large, complex software projects * Strong background in mathematical or physical modeling

Posted 2 months ago

Apply

8 - 10 years

11 - 13 Lacs

Bengaluru

Work from Office

Collaborate with cross-functional teams to drive product success. Develop and execute product engineering strategies. Serve as the technical interface between teams. Engage with sales and pre-sales teams to align product goals. Build and manage time plans and schedules for product development. Ensure seamless communication and coordination across different levels of the organization. The Impact You Will Have: Drive innovation in VLSI product engineering, influencing the development of cutting-edge technology. Enhance product quality and performance through strategic engineering initiatives. Foster collaboration and knowledge sharing across cross-functional teams. Contribute to the successful execution of complex projects, meeting organizational goals. Enhance customer satisfaction by delivering high-quality, reliable products. Support the growth and development of the Synopsys product portfolio. What You ll Need: Minimum 8 years of experience in VLSI product engineering. Exposure to analog and digital SOC design flows and methodologies. Experience in RTL Development, RTL Verification, and RTL to GDS flow. Proven track record of working on different technology nodes and driving product innovation. Strong customer-centric approach with the ability to manage multiple projects. Who You Are: Excellent communicator with strong written and verbal skills. Adept at interfacing with various organizational levels. Proficient in database management and ensuring data cleanliness. Knowledgeable about industry trends and emerging technologies in VLSI. Motivated and experienced professional looking for a new challenge

Posted 2 months ago

Apply

10 - 15 years

13 - 18 Lacs

Bengaluru

Work from Office

Driving the physical implementation of high-speed interface IPs and test-chips from RTL to GDS. Managing timing and physical sign-off to ensure successful project tape-outs. Collaborating with multiple functional groups, including front-end, analog, and CAD teams. Focusing on advanced SerDes developments, including the latest 56/112G PAM4 standards. Leading the physical design team to ensure on-time delivery of projects. Utilizing your software and scripting skills to enhance CAD automation methods. The Impact You Will Have: Contributing to the successful delivery of high-performance silicon IPs that power the Era of Smart Everything. Ensuring the integration of more capabilities into SoCs, meeting unique performance, power, and size requirements. Reducing the risk and time-to-market for differentiated products. Driving technological innovation through advanced SerDes development. Enhancing Synopsys reputation as a leader in chip design and verification. Supporting the companys mission to power the world s most advanced technologies for chip design and software security. What You ll Need: 10+ years of physical design experience with recent contributions to project tape-outs. Intimate understanding of the full design cycle from RTL to GDSII, including chip level. Experience with advanced FinFET nodes, TSMC 16 nanometer or below. Solid understanding of IC design, implementation flows, and methodologies for deep submicron design. Proven track record for technical steering of physical design teams for on-time delivery. Who You Are: Excellent communicator with the ability to engage with peer groups and customers. Autonomous and capable of making timely judgments. Proficient in software and scripting skills (Perl, Tcl, Python). Knowledgeable in CAD automation methods and industry standards in deep sub-micron designs. Able to travel internationally as required

Posted 2 months ago

Apply

6 - 9 years

9 - 12 Lacs

Bengaluru

Work from Office

Owning the complete physical implementation process at both block and chip levels. Delivering timing clean blocks and chip-level designs that meet design targets. Ensuring DRC, LVS, and IR closure for all designs. Setting up and evaluating all aspects of the physical design flow, including place and route, timing, PV, and IR. Collaborating closely with the frontend design team to resolve design issues. Executing project responsibilities from start to completion, contributing to moderately complex aspects of the project. The Impact You Will Have: Ensuring the delivery of high-quality, timing-clean designs that meet industry standards. Driving innovation in physical design methodologies and processes. Contributing to the development of cutting-edge technologies that shape the future. Enhancing the overall efficiency and effectiveness of the design team. Providing mentorship and guidance to junior engineers, fostering a culture of continuous learning and improvement. Strengthening Synopsys position as a leader in the semiconductor industry through your expertise and contributions. What You ll Need: MSEE/BSEE with 6+ years of related experience in ASIC physical design. In-depth understanding of physical design specialization, with working knowledge of one other related area. Strong problem-solving skills and creativity in resolving design issues. Experience in scripting using Tcl and Perl. Ability to execute project responsibilities independently and contribute to team-driven projects. Who You Are: Detail-oriented and committed to delivering high-quality work. Collaborative and able to work effectively in a team environment. Proactive and able to take ownership of tasks and projects. Excellent communicator, capable of networking with senior personnel. Mentor and guide to junior peers, sharing knowledge and expertise.

Posted 2 months ago

Apply

6 - 12 years

9 - 15 Lacs

Hyderabad

Work from Office

Developing CMOS embedded memories such as SP SRAM, DP SRAM, Register File, TCAM, and ROM. Leading and mentoring a team of engineers, enhancing workflows and methodologies. Designing architecture and circuit implementation for ultra-high-speed, ultra-low-power, or high-density designs. Performing schematic entry, circuit simulation, layout planning, and supervision. Verifying and validating designs to ensure high quality and performance. Interfacing with CAD and Frontend engineers to automate memory compilers and generate EDA models. Developing and verifying bit cells, driving physical layout design and verification. Providing support and performing additional duties as required. The Impact You Will Have: Enhancing the development of cutting-edge CMOS embedded memory technologies. Leading a team to achieve high-performance and efficient design solutions. Innovating and improving design methodologies and workflows. Ensuring the successful implementation of memory designs in various applications. Contributing to the overall success and innovation of Synopsys technology offerings. Driving the future of high-performance silicon chip and software content development. What You ll Need: Bachelor s or Master s degree in Electrical Engineering, Telecommunication, or related fields. Proficiency in CMOS memory design, circuit simulation, and memory layout design. Experience with layout parasitic extraction and verification tools. Programming skills in C-Shell, Perl, C++, or JavaScript. Excellent analytical, problem-solving, and attention-to-detail skills. Ability to develop comprehensive documents, reports, and presentations. Proficiency with Microsoft Office tools: Word, Excel, PowerPoint, SharePoint, and Outlook. Self-motivated, self-directed, and well-organized with strong leadership abilities. Strong command of English, both verbal and written. Excellent interpersonal communication and teamwork skills

Posted 2 months ago

Apply

8 - 9 years

11 - 12 Lacs

Bengaluru

Work from Office

Reviewing Die, package, and PCB physical layout designs Modeling, simulating, and verifying high-speed interface performance against specifications Participating in the improvement of SI/PI methodology flows Collaborating and networking with other teams on task-oriented projects Independently driving SI/PI research and development activities Ensuring designs meet stringent performance, power, and size requirements The Impact You Will Have: Enhance the performance and reliability of high-speed interfaces Contribute to the development of cutting-edge technology in chip design Improve SI/PI methodology flows, increasing efficiency and accuracy Foster collaboration and innovation across globally distributed teams Drive research and development initiatives to stay ahead in the industry Support Synopsys mission to lead in the Era of Pervasive Intelligence What You ll Need: Bachelors or Masters degree in Electrical or Electronics Engineering Minimum of 8 years of relevant experience Proficient in Transmission line theory and time/frequency-domain analysis Experienced with SPICE and familiar with 3D field solvers Conversant with working of DDR and PCIe/Ethernet interfaces Good verbal and written English communication skills Experience in scripting languages such as Python and TCL is a plus Familiarity with both Windows and Linux operating system

Posted 2 months ago

Apply

5 - 9 years

8 - 12 Lacs

Hyderabad

Work from Office

Take ownership and drive on-time delivery of patches and releases for small products. Assist other Release Managers on larger products and assignments. Independently drive commitments and convergence of patches and releases as per established processes, welcoming new ideas. Act as the interface between R&D, DevOps, management, and Application Engineers. Utilize excellent interpersonal, communication, and follow-up skills to ensure team collaboration and success. Apply hands-on experience in C/C++ software development to enhance project outcomes. The Impact You Will Have: Ensure timely delivery of product patches and releases, contributing to overall project success. Support the scalability and reliability of Synopsys products through meticulous project management. Foster seamless communication and collaboration among cross-functional teams. Implement innovative ideas to streamline processes and improve product quality. Enhance customer satisfaction through a strong focus on quality and timely delivery. Drive productivity improvements by leveraging tools and automation techniques. What You ll Need: Hands-on experience in C/C++ software development. In-depth knowledge of program management concepts. Experience with Perforce, Perl, Shell scripts, Python, Make, and other industry-standard configuration management tools. Proficiency in Unix environments. 5+ years of relevant experience in program management, process and releases, or software development. Excellent academic background with a B.E./B.Tech/M.Tech in Computer Science, Electrical, or Electronic Engineering from reputed universities. Who You Are: Process-oriented and confident in handling conflicting situations. Flexible, resourceful, and responsible in completing assigned tasks. Passionate about customer focus and quality. Enthusiastic about trying new tools and automation for productivity and quality improvements. Experienced in multi-team, cross-geography product delivery

Posted 2 months ago

Apply

4 - 5 years

7 - 8 Lacs

Noida

Work from Office

Design and develop software for interface IP systems Perform Device level and System level, validation and debug, in post-silicon Software Development for new validation methodologies Customer interface to capture requirement and post release support Maximize software productivity and faster time to knowledge Qualifications: Qualification: B.Tech in ECE/CS or equivalent with 4+ year of relevant experience ECE background with experience is software is preferred Skills: Excellent programming and testing skills using C/C++ Experience with embedded or resource-constrained environments Development experience on Unix, Linux and Windows Ability to pick up new flow, learn on the Job MATLAB & PYTHON programming exposure is plus Excellent verbal and written communication skill

Posted 2 months ago

Apply

6 - 10 years

9 - 13 Lacs

Bengaluru

Work from Office

Designing software to support large-scale geometric data analysis and high-performance computing for OPC solutions. Optimizing infrastructure for distributed computing, ensuring seamless GPU integration. Collaborating with development teams to ensure efficient data handling and computational resource allocation. Debugging and troubleshooting infrastructure issues related to production line integration. Maintaining and troubleshooting the tool to meet performance and scalability requirements. Regularly contributing to the cutting-edge of semiconductor development by enhancing software performance and scalability. The Impact You Will Have: Advancing the development of high-performance silicon chips and software content. Enabling leading IC manufacturing through efficient software solutions. Contributing to the optimization of infrastructure for distributed computing. Ensuring seamless integration and operation of infrastructure components. Improving software performance and scalability for large-scale data analysis. Enhancing the overall efficiency and effectiveness of semiconductor development processes. What You ll Need: M.S. or Ph.D. in Computer Science, Engineering, or the Physical Sciences. 6+ years of experience in software development, with a focus on computational geometry and distributed processing. Expertise in C++, Python, and distributed computing environments. Experience in debugging and troubleshooting production-related issues. Strong communication and collaboration skills to work as part of a global team. Who You Are: A proactive problem solver with a passion for innovation. Detail-oriented with a focus on optimizing performance and scalability. An effective communicator with the ability to collaborate across teams. A self-motivated individual who can work independently with limited supervision. A sophisticated professional with advanced knowledge and wide-ranging experience.

Posted 2 months ago

Apply

8 - 10 years

11 - 13 Lacs

Bengaluru

Work from Office

Leading the development of next-generation DDR/HBM/UCIe IP. Providing guidance and mentorship to team members, ensuring project schedules are met and problems are resolved efficiently. Acting as a project leader, contributing to complex aspects of IP development. Developing and maintaining project schedules, collaborating with cross-functional teams. Designing and verifying CMOS circuits and layouts. Implementing analog mixed-signal simulation strategies and ensuring signal integrity. The Impact You Will Have: Driving the development of cutting-edge IP that powers the future of technology. Enhancing the capabilities of SoCs, enabling faster integration and reduced risk for customers. Contributing to the success of Synopsys by delivering high-quality IP on time. Leading a team of talented engineers, fostering innovation and excellence. Ensuring the highest standards of product quality and efficiency. Playing a key role in the Era of Smart Everything, from AI to IoT. What You ll Need: BTech/MTech degree in a relevant field. 8+ years of experience in analog design. Knowledge of CMOS processes and deep submicron process technologies. Proficiency in CMOS circuit design and layout methodology. Familiarity with analog mixed-signal simulation strategies. Understanding of JEDEC requirements for DDR interfaces and standards. Strong project management and leadership skills. Excellent written and verbal communication skills. Who You Are: A natural leader with the ability to inspire and guide a team. An excellent problem solver with a keen analytical mind. A collaborative team player who thrives in a cross-functional environment. A detail-oriented individual with a commitment to quality and efficiency. A proactive communicator who can convey complex technical information clearly.

Posted 2 months ago

Apply

5 - 10 years

8 - 13 Lacs

Bengaluru

Work from Office

* Collaborate with cross-function al teams to develop and implement layout designs for analog and mixed-signal (A&MS) integrated circuits. * Create and optimize layout designs using industry-stand ard EDA tools. * Perform physical verification and design rule checks to ensure design integrity and manufacturabil ity. * Participate in design reviews and provide feedback to improve design quality. * Work closely with circuit designers to understand design specifications and constraints. * Contribute to the development and enhancement of layout design methodologies and best practices. * Stay updated with the latest industry trends and advancements in A&MS layout design. The Impact You Will Have: * Ensure the delivery of high-quality layout designs for PVT Sensor IP development, integral to SOC subsystems. * Enhance the manufacturabil ity and reliability of our silicon lifecycle monitoring solutions. * Drive innovation in layout design methodologies and best practices. * Collaborate effectively with circuit designers to meet design specifications and constraints. * Contribute to the overall success of the rapidly expanding PVT IP group. * Support Synopsys leadership in the market for process, voltage, temperature, current, and droop sensors. What You ll Need: * Bachelor s or master s degree in electrical engineering or a related field. * 5+ years of experience in A&MS layout design for integrated circuits. * Proficiency in industry-stand ard EDA tools, such as Cadence Virtuoso or Synopsys Custom Compiler. * Exceptional knowledge of layout design methods, techniques, and methodologies. * Experience with physical verification tools, such as Calibre or Assura. * Understanding of semiconductor process technologies and their impact on layout design. * Excellent problem-solvin g and systematic skills. * Ability to work effectively in a team-oriented environment. * Good communication and interpersonal skills.

Posted 2 months ago

Apply

10 - 12 years

13 - 15 Lacs

Hyderabad

Work from Office

Developing CMOS embedded memories such as SP SRAM, DP SRAM, Register File, and ROM. Designing architecture and circuit implementation, focusing on ultra-high speed, ultra-low power, or high-density design portfolios. Performing schematic entry, circuit simulation, layout planning, layout supervision, design verification, and validation. Interfacing with CAD and Frontend engineers for memory compiler automation, EDA model generation, and full verification flow. Performing bit cell development and verification, and driving physical layout design and verification. Providing support and/or performing other duties as assigned and required. The Impact You Will Have: Driving innovation in CMOS embedded memory design. Enhancing the performance and efficiency of our memory products. Leading and mentoring a team of engineers to achieve project goals. Ensuring the successful execution of design, simulation, and verification processes. Collaborating with cross-functional teams to optimize design workflows. Contributing to the continuous improvement of our design methodologies and tools. What You ll Need: Bachelor s or Master s degree in Electrical Engineering, Telecommunication, or related fields. Minimum 10 years of memory design experience with the ability to lead a team of at least 5 people. Proficiency in CMOS memory design, circuit simulation, memory layout designs, layout parasitic extraction, and knowledge of layout verification tools and debugging techniques. Programming capability in C-Shell, Perl, with C++ or JavaScript being a plus. Excellent analytical and problem-solving skills with attention to detail. Who You Are: Self-motivated, self-directed, and well-organized. Strong analytical, problem-solving, and negotiation skills. Ability to lead and mentor trainees and junior engineers. Proficient in Microsoft Office tools. Strong command of English, both verbal and written. Professional, with critical/logical thinking and a focus on future goals. Highly committed to continuous learning and professional development

Posted 2 months ago

Apply

3 - 6 years

6 - 9 Lacs

Hyderabad

Work from Office

Design and develop analog/mixed-signal blocks for PCIe 6 and PCIe 7 PHY designs. Ensure designs meet PCIe protocol standards, optimizing for performance, power, and area targets. Support the porting of PHY designs to different technology nodes, maintaining signal integrity and performance. Collaborate with cross-functional teams to integrate analog circuits into larger SerDes PHY systems. Implement verification strategies for high-speed analog/mixed-signal circuits using advanced simulation tools. Work closely with physical layout teams to minimize parasitics, device stress, and process variation impacts. Analyze simulation and measurement data for design validation and compliance with PCIe standards. Provide technical guidance to junior engineers in analog/mixed-signal design methods. Document design features, specifications, and test plans for future reference. Work with the characterization team to validate the electrical performance of circuits in silicon. The Impact You Will Have: Drive the development of cutting-edge PCIe 6 and PCIe 7 PHY designs, pushing the boundaries of high-speed analog and mixed-signal circuits. Ensure that Synopsys designs meet the highest standards of performance, power efficiency, and area optimization. Enhance the reliability and integrity of our analog circuits as they are ported to new technology nodes. Foster innovation through collaboration with diverse teams, integrating leading-edge analog circuits into sophisticated SerDes PHY systems. Contribute to the verification and validation of high-speed circuits, ensuring compliance with stringent PCIe standards. Mentor and guide junior engineers, nurturing the next generation of top-tier analog designers. What You ll Need: PhD with 3+ years, or MTech/MS with 8+ years of experience in analog/mixed-signal circuit design, with experience in high-speed interfaces such as PCIe or SerDes PHY designs. Strong experience in transistor-level design of high-speed analog building blocks, such as LDOs, Bandgap references, ADC/DAC, PLLs, DLLs. Experience in high-speed SerDes AFE (Analog Front-End) development, including CTLE and CDR design. Experience designing high-speed SerDes transmitters, with knowledge of equalization techniques (e.g., DFE, FIR filters, TX pre-emphasis). Understanding of jitter budgeting analysis, including sources of jitter and strategies for minimizing its impact. Strong knowledge of CMOS technologies, including finFET and GAA processes. Good understanding of the PCIe protocol, signal integrity requirements, and high-speed clocking. Ability to provide input on layout design to minimize the effects of parasitics and process variations. Who You Are: Detail-oriented with a passion for innovation and excellence. Proactive and able to work independently with limited supervision. Strong communicator capable of effectively collaborating with cross-functional teams. Mentor and leader, eager to share knowledge and help develop junior engineers. Results-driven with a focus on delivering high-quality, reliable designs

Posted 2 months ago

Apply

8 - 12 years

11 - 15 Lacs

Bengaluru

Work from Office

An Emulation Expert with deep knowledge of IP interfaces such as PCIe and DDR, and experience with Zebu. You have a proven track record in IP product development focused on emulation and verification. You thrive in a matrixed, international, and team-oriented environment with multiple stakeholders. Your hands-on approach, collaborative mindset, and proactive attitude drive results. You are passionate about right-first-time development, ensuring traceability of all verification requirements and covering the entire ecosystem of Controller and PHY. What You ll Be Doing: Bridging and closing gaps between the available or required Emulation IP feature set and the Design IP verification of all its functions, covering both the Controller and PHY. Reporting metrics and driving improvements in Emulation IP. Using your expertise to drive requirements for the Emulation IP and ensure its correct usage and deployment in verification strategies for both Controller and PHY. Staying ahead of evolving standards, understanding future changes, ECNs, and specification errata, and driving this understanding into both the Emulation IP and Design IP teams. Reviewing test plans in both Emulation IP and Design IP to ensure they deliver the required function, feature, and quality to be best in class. The Impact You Will Have: Enhancing cross-functional collaboration to improve product quality and end customer satisfaction. Changing the mindset in the way we use Emulation IP in validating digital designs and architectures. Driving innovation in defining requirements for IP product development, in the context of Emulation. Evolving and integrating best-in-class methodologies within the organization. Standardizing and optimizing workflows to increase efficiency and compliance. What You ll Need: 8+ years of relevant experience. Results-driven mindset. Subject Matter Expert in PCIe and DDR interfaces. Experience with Zebu in the context of technology and IP verification . Proven track record in IP product development, specifically emulation . Experience in cross-functional collaborations. Excellent communication skills and a beacon for change. Adaptability and comfort in a matrixed, international environment .

Posted 2 months ago

Apply

5 - 8 years

8 - 11 Lacs

Noida

Work from Office

Developing SignOff ECO optimization algorithms and heuristics. Debugging issues related to design loading and timing/power optimization. Striving for continuous improvements in QoR to achieve faster timing convergence with optimal power overhead. Collaborating with a team of engineers to develop technical solutions to complex problems. Communicating with product engineers to understand and define problem scope. Ensuring strict performance and quality requirements are met. The Impact You Will Have: Enhancing the performance and efficiency of PrimeClosure, the industrys first AI-driven signoff ECO solution. Contributing to the development of cutting-edge algorithms that optimize timing and power in chip design. Improving the overall quality and reliability of our products through rigorous debugging and testing. Driving innovation and continuous improvement in our engineering processes. Supporting customer success by resolving issues and implementing new features based on their feedback. Helping shape the future of AI-driven optimization in the semiconductor industry. What You ll Need: A degree in Computer Science or Electronics. 5+ years of experience in relevant field Strong analytical and problem-solving skills. Proficiency in C/C++ and Linux. Excellent communication and teamwork abilities. A passion for technology and innovation. Who You Are: A collaborative team player who thrives in a dynamic and innovative environment. A proactive and self-motivated individual with a strong attention to detail. An excellent communicator who can articulate complex ideas clearly and effectively. A creative thinker who is always looking for new ways to solve problems and improve processes. A dedicated professional committed to delivering high-quality work

Posted 2 months ago

Apply

5 - 9 years

8 - 12 Lacs

Noida

Work from Office

An experienced Verification Engineer who is passionate about technology and innovation. You are a problem-solver at heart with a strong foundation in digital design concepts and hands-on experience in programming with C++ and HDL languages. You thrive in collaborative environments and are comfortable taking on individual contributor or tech-lead roles. You are eager to work on cutting-edge technology, particularly in the field of emulation mode development and deployment for Zebu. Your technical expertise is complemented by excellent communication skills and a team-oriented mindset. What You ll Be Doing: * Developing and deploying emulation models for Zebu, focusing on bus protocols like PCIe, USB, CSI, and DSI. * Implementing designs in C++, RTL, and SystemVerilog-DPIs. * Collaborating with cross-functional teams to ensure seamless SoC bring-up and software development in pre-silicon environments. * Creating and optimizing use models and applications for various emulation projects. * Conducting thorough verification and validation processes to ensure the highest quality of emulation models. * Providing technical guidance and mentorship to junior team members when necessary. The Impact You Will Have: * Enhancing the efficiency and effectiveness of our emulation models, significantly reducing time-to-market for new technologies. * Contributing to the development of high-performance silicon chips that power a wide range of applications, from consumer electronics to advanced computing systems. * Ensuring the reliability and robustness of our verification processes, thereby improving the overall quality of our products. * Driving innovation within the team, pushing the boundaries of what is possible in emulation and verification. * Playing a crucial role in the successful bring-up of SoCs, enabling software development in pre-silicon environments. * Fostering a collaborative and inclusive team culture that values continuous learning and improvement. What You ll Need: * Strong programming skills in C++ and a solid understanding of object-oriented programming concepts. * 5+ years of experience in relevant domain * Proficiency in HDL languages such as System Verilog and Verilog. * Familiarity with digital design concepts and verification methodologies. * Experience with scripting languages like Perl or TCL is a plus. * Knowledge of protocols such as ENET, HDMI, MIPI, AMBA, and UART is advantageous. Who You Are: * An excellent communicator who can articulate complex technical concepts clearly and effectively. * A proactive team player who is flexible, resourceful, and responsible. * An innovative thinker who is always looking for ways to improve processes and outcomes. * A detail-oriented professional who values quality and precision in their work. * A lifelong learner who stays updated with the latest industry trends and technologies.

Posted 2 months ago

Apply

5 - 6 years

8 - 9 Lacs

Noida

Work from Office

You are a highly skilled and motivated GenAI/LLM Researcher/Engineer with a passion for pioneering advancements in the field of General Artificial Intelligence and Large Language Models. With a strong foundation in AI/ML and software development, you are adept at leveraging your expertise to revolutionize the Electronic Design Automation (EDA) domain. Your in-depth understanding of UVM and EDA tools is complemented by your ability to collaborate effectively with cross-functional teams. You thrive in a dynamic environment, where your innovative mindset and problem-solving abilities drive the development of cutting-edge solutions. Your proactive approach to staying updated with industry trends and advancements ensures that you remain at the forefront of AI technology. What You ll Be Doing: Research and develop novel GenAI/LLM-based solutions for EDA applications, such as Design automation, Verification, and Optimization. Focus on UVM automation using GenAI techniques. Collaborate with cross-functional teams to integrate GenAI/LLM technologies into existing EDA tools and workflows. Design, implement, and optimize AI models using popular frameworks (e.g., TensorFlow, PyTorch). Develop software applications and tools to demonstrate GenAI/LLM capabilities in EDA. Publish research papers and present at conferences to showcase innovative solutions. Stay up-to-date with industry trends and advancements in GenAI/LLM. Work closely with customers to understand their needs and provide tailored solutions. Participate in agile development methodologies, ensuring timely delivery of high-quality solutions. The Impact You Will Have: Drive innovation in the EDA domain through the application of cutting-edge GenAI/LLM technologies. Enhance the efficiency and accuracy of design automation and verification processes. Contribute to the development of state-of-the-art AI models that set new industry standards. Facilitate the integration of advanced AI solutions into existing workflows, improving overall productivity. Shape the future of EDA by introducing novel, AI-driven methodologies. Establish Synopsys as a leader in the application of GenAI/LLM in the semiconductor industry. What You ll Need: Bachelors/Masters in Computer Science, Electrical Engineering, or related field. 5+ years of experience in AI/ML research and development. Strong programming skills in Python, C++, or Java. Experience with popular AI/ML frameworks (e.g., TensorFlow, PyTorch). Familiarity with EDA tools and workflows, and prior experience in UVM. Excellent problem-solving skills and analytical thinking

Posted 2 months ago

Apply

6 - 8 years

9 - 11 Lacs

Bengaluru

Work from Office

At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation. You Are: Strong desire to learn and explore new technologies. Demonstrates good analysis and problem-solving skills. Prior knowledge and experience in tools like DC, ICC2, PT-SI,FC is a definite advantage. Should be a strong team player, excellent communicator as the role involves daily technical interaction with local, US counter parts. What You ll Be Doing: He/She will be part of SNPS DDR/HBM/Ucie IP implementation team and responsible for the implementation and integration of world class DDRs at the cutting-edge technology nodes. Timing closure above ~4GHz, mixed signal had macro IP integration, Building the efficient clock trees with very tight skew balancing are some of the challenges as part of day-to-day job. Prior working knowledge in the DDR/HBM/HBI timing closure, implementation would be an added advantage. Should be very hands-on and able to technically lead a team of 4-6 junior engineers towards successful completion of project on-time and with top quality. Who You Are: Typically requires a minimum of 6+ years of related experience after the post graduation. Possesses a full understanding of specialization area plus working knowledge of multiple related areas. A team player Independently resolves a wide range of issues in creative ways on a regular basis. Customarily exercises independent judgment in selecting methods and techniques to obtain solutions. Performs in project leadership role. Contributes to complex aspects of a project. Determines and develops approach to solutions. Work is independent and collaborative in nature. Provides regular updates to manager on project status. Represents the organization on business unit and/or company-wide projects. Guides more junior peers with aspects of their job.

Posted 2 months ago

Apply

5 - 8 years

8 - 11 Lacs

Hyderabad

Work from Office

Implementing and power signoff of world-class DDRs at cutting-edge technology nodes. Achieving timing closure above ~2GHz and integrating mixed signal macro IPs. Building efficient clock trees with very tight skew balancing. Providing regular updates to your manager on project status. Guiding junior peers with aspects of their job and contributing to their development. Representing the organization on business unit and/or company-wide projects. The Impact You Will Have: Driving the implementation of cutting-edge DDR technology, contributing to the advancement of high-performance computing. Ensuring the power efficiency and performance of our silicon chips, crucial for our competitive edge. Enhancing the reliability and integration of mixed signal macro IPs. Contributing to the overall success and innovation of Synopsys IP solutions. Mentoring junior engineers, fostering a culture of continuous learning and improvement. Representing Synopsys in key projects, influencing the direction and success of our initiatives. What You ll Need: Minimum of 5+ years of related experience in ASIC Physical Design. Proficiency in tools like DC, ICC2, StarRC, and PT-SI. Strong understanding of timing closure, power signoff, and mixed signal macro IP integration. Experience with DDR power signoff and clock tree building. Excellent problem-solving and analytical skills. Who You Are: A strong team player with excellent communication skills. Independent and collaborative, capable of working with minimal supervision. Creative and innovative, able to develop unique solutions to complex problems. Detail-oriented and organized, ensuring high-quality project outcomes. Passionate about continuous learning and professional growth.

Posted 2 months ago

Apply

2 - 5 years

5 - 8 Lacs

Hyderabad

Work from Office

Floor planning, power planning, placement, and optimization Clock tree building and optimization Routing and optimization Timing constraints closure, synthesis, and formal verification Extraction, IR drop analysis, EM analysis, and signal integrity Physical verification and flow development for advanced technology nodes The Impact You Will Have: Enhance the best practices of the physical design flow Contribute to the successful implementation of high-performance digital designs Drive innovations in low-power design and high-speed clock distribution Ensure the integrity and reliability of complex IC designs Support the development of cutting-edge technology that shapes the future Collaborate with cross-functional teams to meet customer requirements What You ll Need: Solid engineering understanding of IC design concepts Strong knowledge of the full design cycle from RTL to GDSII Expertise in implementation flows and methodologies for deep sub-micron designs Experience in high-performance digital design, CAD, high-speed design, low-power design, and high-speed clock design and distribution Proven experience with project tape-outs and timing closure Proficiency in software and scripting skills (Perl, Tcl, Python) Knowledge of Synopsys tools, flows, and methodologies

Posted 2 months ago

Apply

12 - 17 years

15 - 20 Lacs

Hyderabad

Work from Office

At minimum, a Bachelor s degree in engineering is required with 12+ years of digital design experience using Verilog. Strong background in RISC architectures required. Working experience in RISC microprocessor IP design, programming at assembly and C/C++ level, DSP skills, an understanding of multi-core architectures and development techniques are a plus. Experience with multi-site development is helpful. The successful candidate is expected to: Design embedded RISC microprocessor IP at architectural and RTL level Write High-level architecture and micro-architecture specifications of the design Optimize design for performance, speed, area and power, generate hardware benchmarks and analyze results Develop standalone Verilog testbenches to verify their module Debug design issues / bugs working closely with the verification team Maintain our current processor product line and their derivative products Develop and maintain project plans. Work closely with program managers Good written, oral and problem-solving skills desired along with good communication skills and inter-person skills Work with multi-site, multi-time zone, multi-cultural teams on various aspects of the product like design, implementation, physical design, verification

Posted 2 months ago

Apply
cta

Start Your Job Search Today

Browse through a variety of job opportunities tailored to your skills and preferences. Filter by location, experience, salary, and more to find your perfect fit.

Job Application AI Bot

Job Application AI Bot

Apply to 20+ Portals in one click

Download Now

Download the Mobile App

Instantly access job listings, apply easily, and track applications.

Featured Companies