Home
Jobs

241 Asic Design Jobs - Page 6

Filter
Filter Interviews
Min: 0 years
Max: 25 years
Min: ₹0
Max: ₹10000000
Setup a job Alert
JobPe aggregates results for easy application access, but you actually apply on the job portal directly.

10 - 14 years

12 - 16 Lacs

Bengaluru

Work from Office

Naukri logo

Skills :. Experience in project management, with a focus on the front-end stages of semiconductor chip design, technical background in digital design, verification, and synthesis,EDA Tools Required Candidate profile Notice Period: immediate Education: Masters in VLSI design from reputed universities like IIT/NIT with background in Bachelors in Electronics and Communication, or a related field

Posted 2 months ago

Apply

0 - 2 years

0 - 1 Lacs

Hyderabad, Telangana

Work from Office

Naukri logo

Walk-in-Interview Role & responsibilities: About the Role: Engineer Digital Design The position involves development of digital subsystems in a complex SoC with multi-core, multi-threaded processor subsystems, AI accelerators, interconnects, memory architecture with multi-level caches, multiple clocks and resets, high-speed interfaces and peripherals. The chosen candidate would do the architecture, microarchitecture and design and verification and would be responsible for the entire design flow and sign-off, including synthesis, LEC, Formality and STA, and be able to deliver reusable and robust digital IP. Prior Experience Hands-on experience or Academic Projects involving one or more high end digital designs like multi-core, multi-threaded processor subsystems, high speed interfaces (PCIe, Ethernet, LPDDR, HBM), high performance digital accelerators (Tensor Processing units, Convolution engines, other high performance digital accelerators) Exposure to design sign-off flows including Lint, CDC, Synthesis, LEC, STA, and Timing Closure . Familiarity with low-power design methodologies. Skills Required Technical Expertise: Verilog, SystemVerilog, and scripting languages (Python, Perl, Tcl, Shell). Processor Knowledge: RISC-V, ARM architectures, and protocols like AXI, APB, AHB. Design Tools: Experience with ASIC and FPGA design flows, DFT (Scan, MBIST, BScan), and UVM methodology. Analytical Skills: Strong problem-solving abilities with attention to detail. Low Power Design: Techniques like clock gating, power gating, and dynamic voltage/frequency scaling. Communication: Good teamwork and collaboration skills, eager to learn and grow Walk-in Interview Details Dates: April 5, 6, 12, 13, 19, 20 Time Slots: Please select your preferred timeslot for the interview via the link provided: https://calendly.com/careers-ceremorphic Location: Ceremorphic Technologies Interview Process: The walk-in interview will include a 1-hour written test . Eligibility Criteria : Education: B.Tech/BE or M.Tech/MS in Electronics or Electrical Engineering Aggregate: 70% or above Experience: 0-2yrs What to Bring : An updated resume A valid govt ID for verification We look forward to meeting you and discussing how you can contribute to our dynamic and innovative team at Ceremorphic Technologies . Regards Ceremorphic Hiring Team

Posted 2 months ago

Apply

2 - 5 years

4 - 7 Lacs

Noida

Work from Office

Naukri logo

Siemens EDA is a global technology leader in Electronic Design Automation software. Our software tools enable companies around the world to develop highly innovative electronic products faster and more efficiently. Our customers use our tools to push the boundaries of technology and physics to deliver better products in the increasingly complex world of chip, board, and system design. Position presents an opportunity to join the award winning and market leading Tessent team, India. The focus of the role is advanced design-for-test (DFT) insertion and automatic test pattern generation (ATPG) for semiconductor designs. It will involve understanding and supporting the latest DFT ATPG electronic design automation (EDA) technologies such as Tessent TestKompress and Streaming Scan Network (SSN). Someone in this role will gain a deep understanding of scan design, on-chip clock controls, and IJTAG infrastructure in support of scan testing. They will support the worldwide application engineering team on complex ATPG issues and build testcases for advanced DFT methodologies. This role is based in Noida. But youll also get to visit other locations in India and globe, so youll need to go where this job takes you. In return, youll get the chance to work with teams impacting entire cities, countries, and the shape of things to come. Responsibilities for this role include: Build and deliver in-depth technical presentations, develop training material, white papers, supplied articles, and application notes. Work with customers as well as Siemens stakeholders such as regional application engineers, global support engineers, and marketing. Are you expertized in working through complex technical issues and independently building solutions and new methodologies! Explain complex principles in simple terms to broad audiences. Some travel, domestic and international. Successful deployment of existing and new Tessent DFT products in customer designs by enabling AEs. Working closely with our key customers on deployment challenges. Working with PEs and R&D to ensure new product readiness testcase in form of testcases, documentation and trainings. Architecture reviews of customer designs. Closely working with AEs to gather top issues blocking their engagement's success. Deep learning opportunities for Tessent DFT products including opportunities to present at various conferences worldwide including ITC and Siemens U2U. We dont need hard workers, just superminds! BS degree (or equivalent) in Electrical Engineering, Computer Science or related field is required with 2-5 years of experience. Knowledge of design logic design languages, tool usage, design flow steps required. We are looking for someone that has exposure to DFT or SoC design for complex ASICs / SOCs. ATPG, IEEE 1687 IJTAG, boundary scan (BSCAN), hierarchical DFT implementation. Knowledge of a scripting language like TCL. We need someone self-motivated and dedication to improvement with strong problem-solving skills. Excellent organizational skills, written and verbal English language communication skills. Proficiency in LINUX and Windows environments. The role presents many opportunities to build specialized DFT and ATPG knowledge. Publications and other promotions of methodologies is encouraged.

Posted 2 months ago

Apply

5 - 10 years

15 - 30 Lacs

Chennai, Bengaluru

Hybrid

Naukri logo

www.palcnetworks.com Senior Networking Engineer We are looking for a Senior Networking Engineer with 5+ years of experience in: Networking Development: L2/L3 network design and management Embedded Systems: C programming in UNIX/Linux environments Expertise in at least one of the following: L2/L3 networking protocols (e.g., STP, IGMP, DHCP, OSPF, PIM) Data forwarding with/without switch-ASIC chipset Operating system internals (memory management, process scheduling, interrupts) Open-source Embedded OS development for routers/switches Optional but preferred: Netconf/YANG Hardware tools (JTAG, oscilloscope, etc.) What Were Looking For: Fluent in English Analytical and problem-solving mindset Proactive and team-oriented Passionate about datacom and emerging technologies Join us and be part of a team shaping the future of networking!

Posted 2 months ago

Apply

12 - 15 years

13 - 18 Lacs

Bengaluru

Work from Office

Naukri logo

SOURCERIGHT TECHNOLOGIES (INDIA) PRIVATE LIMITED is looking for FPGA RTL Design Engineer to join our dynamic team and embark on a rewarding career journey. Research and draft blueprints, engineering plans, and graphics. Develop test prototypes. Identify solutions to improve production efficiency. Use design software to develop models and drawings of new products. Maintain existing engineering records and designs. Assess all engineering prototypes to determine issues or risks. Estimate cost limits and budgets for new designs. Supervise the manufacturing process of all designs. Coordinate with other engineers, management, and the creative department.

Posted 2 months ago

Apply

7 - 12 years

50 - 90 Lacs

Bengaluru

Hybrid

Naukri logo

Job Overview: The Program Manager for Chip Design will oversee the entire lifecycle of semiconductor design projects, from initial concept through to tape-out and GDSII handoff. The ideal candidate will ensure project deliverables meet time, cost, and quality objectives by coordinating cross-functional teams, managing resources, and aligning internal and external stakeholders. This role involves close collaboration with engineering, operations, and customer-facing teams, requiring both technical expertise and leadership abilities.

Posted 2 months ago

Apply

3 - 7 years

4 - 9 Lacs

Hyderabad

Hybrid

Naukri logo

"LAST DATE TO APPLY FOR THIS JOB IS THURSDAY - 3rd APRIL 2025 BY 3PM" Job description: 1. Setup ASIC QA flows for RTL design quality checks. 2. Understand the design: top level interfaces, clock structure, reset structure, RAMs, CDC boundaries, power domains. 3. Running Lint, Synthesis, LEC, Static timing analysis, CDC, RDC, DFT, CLP steps. 4. Come up with clock constraints, false paths, multi-cycle paths, IO delays, exceptions and waivers. 5. Checking the flow errors, design errors & violations and reviewing the reports. 6. Debugging CDC, RDC issues and come up with the RTL fixes. 7. Supporting DFX team for DFX controller integration, Scan insertion, MBIST insertion and DFT DRC & MBIST checks. 8. Handling multiple PNR blocks, building wrappers and propagating constraints, waivers, etc. 9. Flows or Design porting to different technology libraries. 10. Generating RAMs based on targeted memory compilers and integrating with the RTL. 11. Running functional verification simulations as needed. Job Requirements: 1. B.E/M.E/M.Tech or B.S/M.S in EE/CE with 3-10+ years of relevant experience 2. ASIC design flow and direct experience with ASIC design in sub-20nm technology nodes 3. Modern SOC tools including Spyglass, Synopsys design compiler & primetime, Questa CDC, Cadence Conformal, VCS simulation 4. Experience in signoff of front end quality checks & metrics for various milestones of the project 5. TCL, Perl, Python scripting

Posted 2 months ago

Apply

5 - 10 years

7 - 12 Lacs

Bengaluru

Work from Office

Naukri logo

Design Verification Engineer (5+ years) ASIC/SoC/FPGA Design Verification (Bangalore, Chennai and Hyderabad) Design Verification with planning, architecture, development, maintenance, and execution on complex IPs and/or SOCs. Strong knowledge of digital design principles and computer architecture. Proficiency in verification languages like Verilog or SystemVerilog. Experience with UVM (Universal Verification Methodology).

Posted 2 months ago

Apply

3 - 5 years

6 - 8 Lacs

Bengaluru

Work from Office

Naukri logo

Work in a VLSI wireless team. Major subject VLSI, digital circuit, analog circuit. Project done on related topics preferably using CAD tools and familiar to ASIC design flow. Qualifications Degree:ME/M.TECH VLSI design, signal processing and machine learning, communication engineeringSchools: NIT/VIT

Posted 2 months ago

Apply

4 - 9 years

4 - 9 Lacs

Bengaluru

Work from Office

Naukri logo

Since June 2021, frog is part of Capgemini Invent . frog partners with customer-centric enterprises to drive sustainable growth, by building and orchestrating experiences at scale, while harnessing the power of data and technology. Were inventing the future of customer experiences by delivering market-defining business models, products, services, brand engagements and communications. Joining frog means youll be joining the pond, a global network of studios, each with a thriving in-person and vibrant virtual culture. frogs are curious, collaborative, and courageous, united by our passion for improving the human experience across our areas of expertise, while each bringing our unique and diverse skills and experiences to the table. We draw on our global reach and local knowledge to solve complex problems and create innovative, sustainable solutions that touch hearts and move markets. frogs prize humour, positivity, and community just as highly as performance and outcomes. Our culture is open, flexible, inclusive, and engaging. Working at frog means being empowered to meet the moment, and Make Your Mark on every project, in your studio, your community and the world at large. Equal Opportunities at frog Frog and Capgemini Invent are Equal Opportunity Employers encouraging diversity in the workplace. All qualified applicants will receive consideration for employment without regard to race, national origin, gender identity/expression, age, religion, disability, sexual orientation, genetics, veteran status, marital status, or any other characteristic protected by law.

Posted 2 months ago

Apply

4 - 9 years

7 - 11 Lacs

Coimbatore

Work from Office

Naukri logo

Posted 2 months ago

Apply

0 - 1 years

2 - 5 Lacs

Bengaluru

Work from Office

Naukri logo

ISSP FPGA prototyping delivers Intel's core products, therefore you will have a unique opportunity to take part in major activities that affect the entire organization and the high-tech world.Our FPGA design verification team is in charge of validating infrastructure designs used to prototype cutting edge Intel client, devices and data centers chips.We are looking for great, highly motivated problem-solvers seeking to make significant contributions and impact on the projects they work on.In your role you will plan, design and execute scalable and robust verification environments, learn complex digital computers flows and simulate the behavior of the RTL design in purpose of debug and development using advanced verification methodologies. Qualifications Studying towards a B.Sc. or MSc in Computer Science / Electrical Engineering / Computers Engineeringsome experience with OOP (C++, Java...)some understanding of chip design frontend flow (design/validation/synthesis)any relevant chip design / verification experience is a big advantage

Posted 2 months ago

Apply

5 - 10 years

20 - 35 Lacs

Pune, Bengaluru, Hyderabad

Hybrid

Naukri logo

Greeting form Globex Digital..! Please find the job description for _RTL Engineer _MNC Client JD: Sr RTL Engineer Experience: 5-15 Years Mode: Full Time Location: Bangalore,Hyderabad, Pune. NP: Immediate-90days Senior ASIC/SoC RTL Engineer/Lead 5-15yrs 1) Expertise in SoC/IP design 2) Expertise in IP design, Subsystem/Cluster and SoC level integration using Verilog/System Verilog 3) In depth knowledge on RTL quality checks (Lint, CDC) 4) Knowledge of synthesis and low power is a plus 5) Good understanding of AMBA bus protocols (AXI, AHB, ATB, APB) 6) Good understanding of timing concepts 7) Knowledge of one or more of the interface protocols a. PCIe b. DDR c. Ethernet d. I2C, UART, SPI 8) Expertise in setting up and using tools like a. Spyglass Lint/CDC b. Synopsys DC c. Verdi/Xcellium 9) Understanding of scripting languages like Make flow, Perl ,shell, python etc 10) Understanding of processor architecture and/or ARM debug architecture is a plus 11) Able to help and debug issues for multiple subsystems 12) Able to create/review design documents for multiple subsystems 13) Able to support physical design, verification, DFT and SW teams on design queries and reviews. interested Candidate Can forward their Profile rahul@globexdigitalcorp.com with following details Please fill the Details below: Full Name Contact Number Alternate Number Email ID Total Experience Relevant Experience Current CTC Expected CTC Offers Notice Period/LWD Reason for Change Current Company Pay Roll Company LinkedIn Current Location Preferred Location

Posted 2 months ago

Apply

3 - 8 years

10 - 20 Lacs

Bengaluru

Hybrid

Naukri logo

Role & responsibilities Synthesis, DFT , Floorplan , Place and Route , CTS and Optimization of CPU cores, system interconnect and other Designs. RTL-GDS closure for Hard Macro Analyze design timing, area and power to help improve the quality of Design. Analyze DRC/LVS/PERC/ERC using Calibre and perform Layout edit for Physical Verification closure. Analyze Timing using primetime and perform Timing ECO for design closure Work with implementation and physical IP RTL design teams to drive analysis and optimization of our IP. Converting R&D concepts into real implementation solutions. Enable our partners to achieve the best possible quality of results Required Skills and Experience : Bachelors or Masters degree equivalent in Electrical Engineering, Computer Engineering or other relevant technical fields. 3+ years of proven experience in ASIC Implementation, Physical design, STA and Timing closure, Structured clock tree, PDN analysis, DFM and Physical verification Strong Communication and Problem Solving Skills. Experience in crafting and adopting new silicon implementation techniques and methodologies and promote their use with international teams Experience working closely in top and block level Synthesis, DFT, Floor planning, Place and Route, CTS, logical and physical optimization, timing closure and power analysis flows. Proven programming and scripting skills eg. Tcl, Perl, Python, Make.

Posted 2 months ago

Apply

5 - 10 years

20 - 25 Lacs

Kanpur

Work from Office

Naukri logo

Job Description : - Must have hands on designed/implemented/Integrated DDR controller or DDR Phy design for a project(ASIC or FPGA). - Should be excellent in DDR protocol knowledge. - Must be an expert in micro architecture and RTL coding. Skill set needed - Verilog, SoC & Sub-system RTL Integration, knowledge of industry known standards Interfaces (AXI, AMBA, NOC, Fabric, UCIE, PCIE, SATA, DDR etc. etc.) Scripting : (Shell, python, ruby, perl etc.), CDC & LINT Checkers, Synthesis, LEC, Constraints/SDC understanding, Clocking, UPF, Register roll up. What You'll Do: - You will be responsible for pre-sales support, proposing architecture to customers based on their requirements. - You will work with team to come up with architecture and micro-architecture and work with cross functional team to ensure delivery - You will manage the design / RTL team to achieve the project goals - You will work with customer, provide technical support and provide collaterals agreed upon - You will work with team to achieve flow, methodology improvements to achieve high reuse - You will work with IP vendors to generate / get right configurations of the IP - You will manage team work allocation, schedule, risk mitigation and deliverables from design team. What You'll Need: - 4+ Years of experience in understanding of ARM based architecture, CPU subsystems, interconnect, boot process, memory subsystem, knowledge of Interface IP blocks like PCIe or USB or Ethernet or DDRx controller, QSPI, DMA, or other similar blocks - Good understanding of IPs, integration/application requirement, work with RTL team/vendors to achieve architecture goals - Should have designed one or more ARM based ASIC/SoC and used one or more of PCIe, DDRx, USB, SATA, . - Should have good knowledge of multiple flavors of AMBA bus protocols & interconnect solutions available - Should have good understanding of process / flow to achieve power & performance goals - Should understand and work on all aspects of VLSI development from SoC architecture, micro architecture, RTL coding, RTL quality checks, silicon bring up. - Should have good understanding of requirements from physical design, FPGA, Software, DFT and verification team. - Should have handled a design from Spec to GDS-II - Track design progress, working with cross functional teams, delivering on agreed upon milestones. - Should provide mentoring and support to the team

Posted 2 months ago

Apply

5 - 10 years

20 - 25 Lacs

Bengaluru

Work from Office

Naukri logo

About The Role Develops the logic design, register transfer level (RTL) coding, and simulation for graphics IPs (including graphics, compute, display, and media) required to generate cell libraries, functional units, and the GPU IP block for integration in full chip designs. Participates in the definition of architecture and microarchitecture features of the block being designed. Applies various strategies, tools, and methods to write RTL and optimize logic to qualify the design to meet power, performance, area, and timing goals as well as design integrity for physical implementation. Reviews the verification plan and implementation to ensure design features are verified correctly across verification hierarchies, drives unit level verification, and resolves and implements corrective measures for failing RTL tests to ensure correctness of features. Supports SoC customers to ensure high-quality integration of the GPU block. As a principal engineer, recognized as a domain expert who influences and drives technical direction across Intel and industry. Develops and mentors other technical leaders, grows the community, acts as a change agent, and role models Intel values. Aligns organizational goals with technical vision, formulates technical strategy to deliver leadership solutions, and demonstrates a track record of relentless execution in bringing products and technologies to market. Qualifications Minimum Qualifications:BS+15 Years of relevant experience in the semiconductor I industry. experience15+ years of experience in/withVerilog and system verilog, synthesizeable RTL Modern design techniques and energy-efficient/low power logic design and power analysis. 10+ years of experience in/withHaving achieved multiple tape-outs reaching production with first pass silicon. Hands on experience with FPGA emulation, silicon bring-up, characterization and debug Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research. Inside this Business Group The Client Computing Group (CCG) is responsible for driving business strategy and product development for Intel's PC products and platforms, spanning form factors such as notebooks, desktops, 2 in 1s, all in ones. Working with our partners across the industry, we intend to deliver purposeful computing experiences that unlock people's potential - allowing each person use our products to focus, create and connect in ways that matter most to them. As the largest business unit at Intel, CCG is investing more heavily in the PC, ramping its capabilities even more aggressively, and designing the PC experience even more deliberately, including delivering a predictable cadence of leadership products. As a result, we are able to fuel innovation across Intel, providing an important source of IP and scale, as well as help the company deliver on its purpose of enriching the lives of every person on earth. Position of Trust This role is a Position of Trust. Should you accept this position, you must consent to and pass an extended Background Investigation, which includes (subject to country law), extended education, SEC sanctions, and additional criminal and civil checks. For internals, this investigation may or may not be completed prior to starting the position. For additional questions, please contact your Recruiter.

Posted 2 months ago

Apply

4 - 5 years

4 - 9 Lacs

Bengaluru

Work from Office

Naukri logo

Posted 2 months ago

Apply

5 - 7 years

8 - 13 Lacs

Chennai, Bengaluru, Hyderabad

Work from Office

Naukri logo

Devops Location: Bangalore, Hyderabad, Chennai, Pune About Mirafra: Founded in 2004, Mirafra is a fast-growing software company in India with 1500+ strength across Global based out of India (Bangalore, Hyderabad / Chennai, Pune), US / Europe. Mirafra is a global product engineering services company with expertise in Semiconductor design, Embedded, Digital and Application software, with proven expertise in ASIC design from Spec to Silicon and software development end to end. Its a fast-growing service provider giving solution to fortune 500 companies. Skills/Experience: Expert knowledge and hands-on experience in scripting (shell/batch/python), automation, DevOps tools and methodologies Expert knowledge and working experience in Build Automation Engine: Jenkins, Gitlab Static Code Analysis tools: SonarQube, Pylint, Coverity Version Control Systems: Git, Bitbucket, Gitlab SCM Dependency and Package management tools: Pip, Conda, Poetry, Maven, etc Build systems: Make, CMake Binary Management Tools: Artifactory, Nexus Understanding of tools like ELK, Docker, Kubernetes are preferred Knowledge of high level programming languages like Python/C/C++ Conversant with Unix/ Linux and Windows Platforms Understanding of UML modelling language preferred Expertise and working knowledge of Agile Software Development Methodology Experience (years) : 5+ Year Education Qualification: BE (Computer Science / Electronics) Achievements: Best company to work for 2016 by siliconindia Most Promising Design Services Provider 2018 by siliconindia for cutting edge software services, by DigiTech Insight Our Clientele Includes World Largest companies in following Industries: Semiconductor Internet Aerospace Networking Insurance Telecom Medical devices Smartphone OEM Storage Consumer electronics Location - Bengaluru,Hyderabad,Chennai,Pune

Posted 2 months ago

Apply

2 - 5 years

4 - 8 Lacs

Bengaluru

Work from Office

Naukri logo

Siplont Sytems Pvt Ltd is looking for SoC Verification Engineer to join our dynamic team and embark on a rewarding career journey. Analyzing customer needs to determine appropriate solutions for complex technical issues Creating technical diagrams, flowcharts, formulas, and other written documentation to support projects Providing guidance to junior engineers on projects within their areas of expertise Conducting research on new technologies and products in order to recommend improvements to current processes Developing designs for new products or systems based on customer specifications Researching existing technologies to determine how they could be applied in new ways to solve problems Reviewing existing products or concepts to ensure compliance with industry standards, regulations, and company policies Preparing proposals for new projects, identifying potential problems, and proposing solutions Estimating costs and scheduling requirements for projects and evaluating results

Posted 2 months ago

Apply

3 - 8 years

5 - 10 Lacs

Bengaluru

Work from Office

Naukri logo

Seize the opportunity to work with the team responsible for RTL logic design and microarchitecture of chipsets for PCs millions of people around the world will use. The Chipsets Logic Team, CLIPS is responsible for developing soft IPs, subsystems and gaskets for client and server chipsets.Candidate will be responsible for logic design and development, responsibilities including but not limited to: Develops the logic design, register transfer level (RTL) coding, and simulation for an IP design. Participates in the definition of microarchitecture features of the block being designed. Performs quality checks in various logic design aspects ranging from RTL to timing/power convergence. Applies various strategies, tools, and methods to write RTL and optimize logic to qualify the design to meet power, performance, area, and timing goals as well as design integrity for meet the design specification requirements. Reviews the verification plan and implementation to ensure design features are verified correctly and resolves and implements corrective measures for failing RTL tests to ensure correctness of features. Follows secure development practices to address the security threat model and security objects within the design. Supports SOC to integrate and validate the IP on need basis. Drives quality assurance compliance for smooth IPSoC handoff. Qualifications Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates. Qualifications : BE/ME/Btech/ Mtech in computer science eng or electronics and Communications. The candidate must possess a minimum of Bachelor Degree in Electronics Engineering, Computer Engineering, Computer Science or equivalent. The candidate should have successful track record of hardware development experience and demonstrated technical leadership skills. The candidate must have demonstrated the ability to solve highly complex technical problems with excellent communication skills. The candidate must also have demonstrated strong ethical standards. Must also be able to perform in a highly ambiguous and dynamic business environment. Skills : Relevant experience with skills in ASIC IP design flows, RTL coding and Globals (Clocking, Boot/ Reset/Fabrics, DfD, Fuse, etc) with experience in CDC, linting, spyglass, micro-architecture. Experience in subsystem design and IO protocols such as AMBA, USB, PCIe, UCIe, UFS, SATA, UART, SPI, I2C, I3C etc is a plus. Other technical requirements: 3 to 8 years of relevant pre-silicon logic design experience in ASIC domain. Experienced with various tools and methodologies including but not limited to: System Verilog, Python/Perl/ Shell scripting, Synopsys tools, RTL model build, design-for-test, design-for-verification. Experienced in EDA tools & flows such as Spyglass VCLINT, VCLP, VC-CDC, SG-DFT, Design Complier, Calibre, Fishtail, FEV, ATPG etc. Experienced in developing micro-architecture based on High Level Architecture specifications. Experienced in VLSI or Structural and Physical design flow and methodology. Experienced in Power-aware design and reviewing validation flows. Strong Chipset or CPU level understanding required on power consumption, power estimation and low power design methods.

Posted 2 months ago

Apply

8 - 13 years

14 - 19 Lacs

Bengaluru

Work from Office

Naukri logo

About The Role Performs functional logic verification of an integrated SoC to ensure design will meet specifications. Defines and develops scalable and reusable block, subsystem, and SoC verification plans, test benches, and the verification environment to meet the required level of coverage and confirm to microarchitecture specifications.Executes verification plans and defines and runs emulation and system simulation models to verify the design, analyze power and performance, and uncover bugs. Replicates, root causes, and debugs issues in the presilicon environment.Finds and implements corrective measures to resolve failing tests. Collaborates and communicates with SoC architects, microarchitects, full chip architects, RTL developers, postsilicon, and physical design teams to improve verification of complex architectural and microarchitectural features.Documents test plans and drives technical reviews of plans and proofs with design and architecture teams. Incorporates and executes security activities within test plans, including regression and debug tests, to ensure security coverage. Maintains and improves existing functional verification infrastructure and methodology.Absorbs learning from post silicon on the quality of validation done during micro architects development, updates test plan for missing coverages, and proliferates to future products. Qualifications Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates. Minimum Qualifications Candidate should have a BS, MS or PhD in Electrical or Computer Science Engineering or related field with 8+ years of technical experience Related technical experience should be in/withSilicon Design and/or Validation/Verification. Preferred Qualifications Design and/or Design Verification with developing, maintaining, and executing complex IPs and/or SOCs. OVM/UVM, System Verilog, constrained random verification methodologies. The complete verification life cycle (verification architecture, test plan, execution, debug, coverage closure). Developing validation test suites and driving continuous improvement into existing validation test suites and methodologies. Experience in Xeon CPU Pre-Silicon or Post Silicon Validation. Experience on Pre-Si validation on Emulation, preferably Zebu.Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research. Inside this Business Group The Data Center & Artificial Intelligence Group (DCAI) is at the heart of Intel's transformation from a PC company to a company that runs the cloud and billions of smart, connected computing devices. The data center is the underpinning for every data-driven service, from artificial intelligence to 5G to high-performance computing, and DCG delivers the products and technologies"”spanning software, processors, storage, I/O, and networking solutions"”that fuel cloud, communications, enterprise, and government data centers around the world.

Posted 2 months ago

Apply

8 - 13 years

14 - 19 Lacs

Bengaluru

Work from Office

Naukri logo

About The Role Performs functional logic verification of an integrated SoC to ensure design will meet specifications. Defines and develops scalable and reusable block, subsystem, and SoC verification plans, test benches, and the verification environment to meet the required level of coverage and confirm to microarchitecture specifications. Executes verification plans and defines and runs emulation and system simulation models to verify the design, analyze power and performance, and uncover bugs. Replicates, root causes, and debugs issues in the presilicon environment. Finds and implements corrective measures to resolve failing tests. Collaborates and communicates with SoC architects, microarchitects, full chip architects, RTL developers, postsilicon, and physical design teams to improve verification of complex architectural and microarchitectural features. Documents test plans and drives technical reviews of plans and proofs with design and architecture teams. Incorporates and executes security activities within test plans, including regression and debug tests, to ensure security coverage. Maintains and improves existing functional verification infrastructure and methodology. Absorbs learning from postsilicon on the quality of validation done during presilicon development, updates test plan for missing coverages, and proliferates to future products.This posting is for a position on the DMR IMH OOB Validation Team. Qualifications Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates. Minimum Qualifications: Candidate should have a BS, MS or PhD in Electrical or Computer Science Engineering or related field with 8+ years of technical experience. Related technical experience should be in/withSilicon Design and/or Validation/Verification. Preferred Qualifications: Design and/or Design Verification with developing, maintaining, and executing complex IPs and/or SOCs. OVM/UVM, System Verilog, constrained random verification methodologies. The complete verification life cycle (verification architecture, test plan, execution, debug, coverage closure). Developing validation test suites and driving continuous improvement into existing validation test suites and methodologies. Experience in Xeon CPU Pre-Silicon or Post Silicon Validation. Experience with validation in both simulation and emulation environments. Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research. Inside this Business Group The Data Center & Artificial Intelligence Group (DCAI) is at the heart of Intel's transformation from a PC company to a company that runs the cloud and billions of smart, connected computing devices. The data center is the underpinning for every data-driven service, from artificial intelligence to 5G to high-performance computing, and DCG delivers the products and technologies"”spanning software, processors, storage, I/O, and networking solutions"”that fuel cloud, communications, enterprise, and government data centers around the world.

Posted 2 months ago

Apply

7 - 11 years

20 - 25 Lacs

Bengaluru

Work from Office

Naukri logo

About The Role About The Role As a SoC Micro-Architect, you will be responsible to work on feasibility of feature requests, partitioning them effectively and proposing an effective implementation which meets the desired Power, Performance and Area targets. You will need to work with cross functional teams and will be responsible for defining Micro-architecture specifications. Work with SoC Architecture, Platform, Firmware, Logic, Validation, Physical and DFT teams in defining and guiding SoC design implementationResponsibilities and duties:* Work with SoC Architecture to interpret high level architecture specs* Drive feature analysis and scoping* Define micro-architecture specifications.* Perform feasibility study on different third-party IP and drive integration* Drive RTL Implementation team, work closely with Backend team on floorplan, Constraints definition and timing analysis.* Closely work with Verification team and help define test plan and debug design.* Participate in design reviews.* Participate and drive timing convergence for high-speed designs including micro- architecture optimizations* Collaborate with internal and external team members on architectural decisions, development flows and methodologies* Lead end to end feature implementation and enablement.* Responsible for meeting SoC design quality, performance and power goals Qualifications Required qualifications:Educational requirements for this position are a BSEE/CE minimum, MS preferred.Also required 18 plus years' experience in IC/SoC Design and Micro Architecture* Experience in all phases of logic development lifecycle from high-level specification to tape-out and production* Expertise in one or more of the following domains* AI server Micro Architecture* Power Management* Cache Management* Inter die IOs Micro Architecture* HBM IOs Micro ArchitectureBehavioral Traits* Excellent communication and documentation skill.* Must be skilled to influence in heavily matrixed environment.* Capable to operate in ambiguity where roles may not be clearly defined or teams across multiple/functions and IP/SOC must be pulled together.In this role you will be part for the Data center group (XEG - India) design team, working on next-generation Server and AI products. Inside this Business Group Xeon and Networking Engineering (XNE) focuses on the development and integration of XEON and Networking SOC's and critical IP's sustain Intels Xeon and 5G networking roadmap. Position of Trust This role is a Position of Trust. Should you accept this position, you must consent to and pass an extended Background Investigation, which includes (subject to country law), extended education, SEC sanctions, and additional criminal and civil checks. For internals, this investigation may or may not be completed prior to starting the position. For additional questions, please contact your Recruiter.

Posted 2 months ago

Apply

7 - 10 years

20 - 25 Lacs

Bengaluru

Work from Office

Naukri logo

About The Role As part of the Design Technology Platform Enablement/Process Design Kit (PDK) group, you will join a highly motivated team of top-notch engineers solving challenging technical problems enabling PDKs for Intel's most advanced process technologies, Enablement, Validation and Foundry Certifications of Industry Standard EDA Reliability (EM/IR); ESD Perc tools and drive PDKs towards industry standard methods and ease of use for the end customers. The job requires partnering and leveraging domain experts across various areas of Technology Development, EDA vendors and product design teams to develop and deliver high quality technology collaterals, models and enablement of EDA tools. Direct reporting of Junior Engineers in the team will be involved and the candidate has to first level line manage the people and their deliverables day to day. Responsibilities includes:Define technical specification in the area of ASIC IR/EM and PERC ESD domain for Intel advance technology features to enable Intel-specific and industry standard EDA design tools. Coordinate development of these technology features, develop QA plans and drive test-cases development working with relevant stakeholders.Engage with internal partners and external EDA vendors to coordinate tool feature requirements and specification. Joint effort with partners in DE organization to evaluate and isolate performance contributors for technology features as part of enablement. Build and qualify Process Pathfinding Kits and tools with quick turnaround time.Drive innovation and initiatives to enhance existing automation, tools and methodology. Identify and analyse problems, plans, tasks and solutions. Cultivate and reinforce appropriate group values, norms and behaviours. Perform in a dynamic, challenging and sometimes ambiguous environment with drive and creativity.The candidate should also exhibit the following behavioural traits and/or skillsCreative, independent, and out of the box thinker with strong problem-solving skills and analytical ability. Experience in driving cross-functional and industry wide initiatives and taskforces.Attention to details, strong organization skills. Depth and Breadth being able to connect the dots and identify cross-discipline optimal solutions. Self-motivated, strong leadership skills being able to influence across internal and external ecosystem\Written and verbal communication skills to present complex issues with clarity to drive decisions. Able to work with cross-functional and cross site teams and influence multiple internal and external stakeholders. Ability to work in a dynamic and team-oriented environment. Qualifications BS in EE/CS with minimum 10 relevant industry experience OR MS in EE/CS with minimum 8 years relevant industry experience OR Ph.D. in EE/CS with minimum 5-year relevant industry experience in the following areas: Minimum 5+ year of people management skill. Extensive experience in running all aspects of the IR and EM flows for ASIC designs, must be expert in Ansys RHSC and Cadence Voltus and other In design RV flows and solutions. In depth understanding of EM and IR flows methodologies using Ansys RHSC and Cadence Voltus. Deep expertise in PERC ESD rule deck development in either Siemens Calibre or Cadence Pegasus or Synopsys ICV rule decks, new process node PDK enablement in PERC ESD space. This includes both Schematic front end design and in back end layout design side of implementation. Device level knowledge in ESD operational physics, expertise in modelling lower nm technology ESD complications and new challenging implementation and advancements.-Expertise and multiple years of exposure in implementation or solving Schematic checks, LDL - p2p, CD checks in layout side. Planning, execution and validation of Strategic new initiatives in area of PERC ESD implementation, PDK rule decks and new EDA engagements. Parasitic Extraction, Device Modelling and Simulation tools/flows. Expertise in building testcases, automation to run these EDA tools and interpretation of the results. Familiar with Reliability verification in lower nm nodes, EM/IR and ESD concepts, IO cell design and ESD execution. Familiarity with TVF, TCL and python automation in deep expertise extent. ICV python rule deck implementation expertise is preferred domain area. Excellent communication skills, able to clearly articulate the requirements to EDA vendors. Project management skills, to effectively and independently own the ASIC RV(EM/IR) tools certification and ESD perc flow methodologies. Inside this Business Group As the world's largest chip manufacturer, Intel strives to make every facet of semiconductor manufacturing state-of-the-art -- from semiconductor process development and manufacturing, through yield improvement to packaging, final test and optimization, and world class Supply Chain and facilities support. Employees in theTechnology Development and Manufacturing Groupare part of a worldwide network of design, development, manufacturing, and assembly/test facilities, all focused on utilizing the power of Moore's Law to bring smart, connected devices to every person on Earth.

Posted 2 months ago

Apply

3 - 6 years

12 - 16 Lacs

Bengaluru

Work from Office

Naukri logo

About The Role Seize the opportunity to work with the team responsible for RTL logic design and microarchitecture of chipsets for PCs millions of people around the world will use. The Chipsets Logic Team, CLIPS is responsible for developing soft IPs, subsystems and gaskets for client and server chipsets.Candidate will be responsible for logic design and development, responsibilities including but not limited to: Develops the logic design, register transfer level (RTL) coding, and simulation for an IP design. Participates in the definition of microarchitecture features of the block being designed. Performs quality checks in various logic design aspects ranging from RTL to timing/power convergence. Applies various strategies, tools, and methods to write RTL and optimize logic to qualify the design to meet power, performance, area, and timing goals as well as design integrity for meet the design specification requirements. Reviews the verification plan and implementation to ensure design features are verified correctly and resolves and implements corrective measures for failing RTL tests to ensure correctness of features. Follows secure development practices to address the security threat model and security objects within the design. Supports SOC to integrate and validate the IP on need basis. Drives quality assurance compliance for smooth IPSoC handoff. Qualifications Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates. Qualifications : The candidate must possess a minimum of Bachelor Degree in Electronics Engineering, Computer Engineering, Computer Science or equivalent. The candidate should have successful track record of hardware development experience and demonstrated technical leadership skills. The candidate must have demonstrated the ability to solve highly complex technical problems with excellent communication skills. The candidate must also have demonstrated strong ethical standards. Must also be able to perform in a highly ambiguous and dynamic business environment. Hands on experience in IP RTL, Microarchitecture, TFM, synthesis, cdc, lint, spyglass, rdc. Skills : Relevant experience with skills in ASIC IP design flows, RTL coding and Globals (Clocking, Boot/Reset/Fabrics, DfD, Fuse, etc) Experience in subsystem design and IO protocols such as AMBA, USB, PCIe, UCIe, UFS, SATA, UART, SPI, I2C, I3C etc is a plus. Other technical requirements: 8-14 years of relevant pre-silicon logic design experience in ASIC domain. Experienced with various tools and methodologies including but not limited toSystem Verilog, Python/Perl/Shell scripting, Synopsys tools, RTL model build, design-for-test, design-for-verification. Experienced in EDA tools and flows such as Spyglass VCLINT, VCLP, VC-CDC, SG-DFT, Design Complier, Calibre, Fishtail, FEV, ATPG etc. Experienced in developing micro-architecture based on High Level Architecture specifications. Experienced in VLSI or Structural and Physical design flow and methodology. Experienced in Power-aware design and reviewing validation flows. Strong Chipset or CPU level understanding required on power consumption, power estimation and low power design methods. Inside this Business Group In the Design Engineering Group (DEG), we take pride in developing the best-in-class SOCs, Cores, and IPs that power Intel's products. From development, to integration, validation, and manufacturing readiness, our mission is to deliver leadership products through the pursuit of Moore's Law and groundbreaking innovations. DEG is Intel's engineering group, supplying silicon to business units as well as other engineering teams. As a critical provider of all Intel products, DEG leadership has a responsibility to ensure the delivery of these products in a cost efficient and effective manner.

Posted 2 months ago

Apply

Exploring ASIC Design Jobs in India

The ASIC design job market in India is thriving with numerous opportunities for job seekers in this field. As the demand for specialized integrated circuit designers continues to grow, companies across various industries are actively looking to hire skilled professionals in ASIC design.

Top Hiring Locations in India

  1. Bangalore
  2. Hyderabad
  3. Pune
  4. Chennai
  5. Noida

Average Salary Range

The average salary range for ASIC design professionals in India varies based on experience levels. Entry-level positions typically start at around INR 6-8 lakhs per annum, while experienced professionals can earn upwards of INR 20 lakhs per annum.

Career Path

In the field of ASIC design, a typical career progression may include roles such as Junior ASIC Engineer, ASIC Design Engineer, Senior ASIC Designer, ASIC Design Manager, and ultimately, Chief Engineer or Director of ASIC Design.

Related Skills

In addition to expertise in ASIC design, professionals in this field are often expected to have knowledge of Verilog, VHDL, FPGA design, digital signal processing, and semiconductor manufacturing processes.

Interview Questions

  • Describe the ASIC design flow. (basic)
  • What is the difference between FPGA and ASIC? (basic)
  • How do you optimize power consumption in ASIC designs? (medium)
  • Explain the role of clock tree synthesis in ASIC design. (medium)
  • How do you handle timing closure in ASIC design? (medium)
  • Discuss the importance of DFT (Design for Testability) in ASIC design. (medium)
  • What are the different types of ASICs? (medium)
  • How do you ensure signal integrity in high-speed ASIC designs? (advanced)
  • Can you explain the concept of floorplanning in ASIC design? (advanced)
  • What is the significance of static timing analysis in ASIC design? (advanced)
  • Describe your experience with low-power design techniques in ASICs. (advanced)
  • How do you tackle electromagnetic interference (EMI) issues in ASIC designs? (advanced)
  • Discuss your approach to physical design closure in ASIC projects. (advanced)
  • Explain the concept of clock domain crossing in ASIC design. (advanced)
  • How do you verify the functionality of complex ASIC designs? (advanced)
  • What tools and software are you proficient in for ASIC design? (medium)
  • How do you stay updated with the latest trends and advancements in ASIC design? (basic)
  • Can you walk us through a challenging ASIC design project you worked on? (medium)
  • How do you ensure design robustness and reliability in ASICs? (medium)
  • Discuss your experience with RTL (Register Transfer Level) coding for ASIC designs. (medium)
  • How do you handle design constraints in ASIC projects? (medium)
  • What methodologies do you follow for ASIC design verification? (medium)
  • How do you approach debugging and troubleshooting in ASIC designs? (medium)
  • Discuss a situation where you had to make trade-offs in an ASIC design project. (medium)
  • How do you collaborate with cross-functional teams in ASIC design projects? (medium)

Closing Remark

As you prepare for ASIC design job interviews in India, make sure to showcase your technical skills, problem-solving abilities, and practical experience in the field. With the right preparation and confidence, you can land a rewarding career in ASIC design and contribute to innovative projects in the semiconductor industry. Good luck!

cta

Start Your Job Search Today

Browse through a variety of job opportunities tailored to your skills and preferences. Filter by location, experience, salary, and more to find your perfect fit.

Job Application AI Bot

Job Application AI Bot

Apply to 20+ Portals in one click

Download Now

Download the Mobile App

Instantly access job listings, apply easily, and track applications.

Featured Companies