Get alerts for new jobs matching your selected skills, preferred locations, and experience range. Manage Job Alerts
2.0 - 6.0 years
4 - 8 Lacs
bengaluru
Work from Office
Understand the design specification, Power On Specification, and Power management specification. Understand boot firmware and reset flow. And/or Power management flow. Develop skills in verification tools and apply them successfully Develop the verification environment and test bench Debug fails using waveform, trace tools and debug RTL code Work with Design team in resolving/debugging logic design issues and responsible for deliveries Required education Bachelor's Degree Preferred education Master's Degree Required technical and professional expertise Experience in Design Verification - demonstrated execution experience of verification of logic blocks Strong in SoC verificationChip reset sequence and initialization, and/or Power management. Knowledge of verification methodology, Knowledge of HDLs (VHDL,Verilog) Good programming skills in C++/C/OOPs, Python/Perl Exposure in developing testbench environment, write complex test scenario, debugging and triaging fails Hardware debug skills backed by relevant experience on projects Exposure in developing testbench environment, write complex test scenarios Good communication skills and be able to work effectively in a global team environment Drive verification coverage closure Preferred technical and professional experience Knowledge High Speed Serdes Phy, PCIe, DDR, Ethernet protocol Knowledge of Chip-Initialisation , SCAN , BIST is a plus Scripting Expertise backed up relevant experience in the same Writing Verification test plans Functional and code coverage analysis and debug
Posted 8 hours ago
5.0 - 10.0 years
3 - 7 Lacs
bengaluru
Work from Office
* As a Formal verification engineer, you will be working on IBM server processors/SOC or ASICs used in IBM servers. * Develop the verification environment and test bench and creating testcases.* Develop skills in IBM Formal verification tools and methodologies. * Work with design as well as other key stakeholders in resolving/debugging logic design issues and deliver a quality design Required education Bachelor's Degree Required technical and professional expertise * 5 - 10 years of relevant industry experience * Proven experience in Formal/Functional Verification - Demonstrated execution experience of verification of logic blocks verification. * Knowledge of formal methodology, Knowledge of HDLs (Verilog, VHDL, SV), Good programming skills in python, processor core u-arch skills * Exposure in developing testbench environment, debugging and triaging fails. Preferred technical and professional experience * Good communication skills and be able to work effectively in a global team environment. * Drive verification coverage closure, lead verification team. * Drive complex scenarios, participate in High level design discussions. * Track record in leading teams.
Posted 8 hours ago
15.0 - 19.0 years
0 Lacs
karnataka
On-site
Role Overview: As an experienced SoC Verification Engineer at Enphase Energy in Bangalore, India, you will be working on the next generation Control ASIC in 22nm technology. Your role will involve ensuring the verification of the new SOC design, setting the verification methodology, and collaborating with internal/contract verification resources, IP designers, and Full Chip RTL engineers to verify the RTL developed by Enphase engineers and 3rd party IP. Your deep understanding and experience in SoC architecture and verification will be crucial to the success of the project. Key Responsibilities: - Verify the new SOC design and set the verification methodology - Collaborate with internal/contract verification resources, IP designers, and Full Chip RTL engineers - Ensure verification of RTL developed by Enphase engineers and 3rd party IP - Utilize hands-on experience with UVM using SystemVerilog and coverage-driven verification methods - Apply formal verification methods for IP/SoC functional verification - Demonstrate knowledge of RTL verification methods, gate-level verifications, and mixed signal methodologies - Use specific experience in verifying the ARM CM4 and surrounding IP, such as AHB, AXI, RAM and ROM controllers, and DMA controllers - Apply experience in verifying high-speed and high-accuracy analog systems with a mixed signal methodology - Bring complex SOCs into production Qualifications Required: - At least 15+ years of proven experience in SoC verification - Deep understanding and experience in SoC architecture and verification - Experience with ARM CM4 and surrounding IP like AHB, AXI, RAM and ROM controllers, and DMA controllers - Hands-on experience with UVM using SystemVerilog and coverage-driven verification methods - Knowledge of formal verification methods for IP/SoC functional verification - Familiarity with RTL verification methods, gate-level verifications, and mixed signal methodologies - Ability to bring complex SOCs into production - Hands-on experience with RISC-V verification will be an added advantage (Note: Additional details about the company were not explicitly mentioned in the provided job description.),
Posted 3 days ago
5.0 - 10.0 years
5 - 8 Lacs
bengaluru
Work from Office
Desired Profile : B.E./B.Tech or M.E./M.Tech in Electronics, Electrical, or VLSI Engineering. Expertise in execution and debugging of test-suites at the GPU sub-system level Expertise in GLS (Gate-Level Simulation) Expertise in writing assertions and test benches using system verilog Expertise in UVM methodologies Expertise in Test planning Expertise in sub-system level DV Expert level proficiency (Oral + Written) in Chinese language is mandatory incase Beijing, Taiwan and Vietnam are the preferred work locations Preferred resources with valid regional work permit
Posted 3 days ago
7.0 - 12.0 years
9 - 13 Lacs
bengaluru
Work from Office
Overview Lead Verification engineer Responsibilities As a Senior Design Verification Engineer, you will define verification methodology and implement the corresponding verification plan for the SoC. You will participate in the design verification and bring-up of the SoC by writing relevant tests, coverages, assertions, developing automation infrastructure, debugging code, test benches, test harnesses, while interacting with the extended team. You will work closely with multi-disciplinary groups including Product Design, Audio Technology, Computer Vision, Hardware and Software Engineering, to create a multi-model SoC that enables development of world-class hardware devices. Requirements Bachelors/ Masters degree or higher in EEE/ECE 7+ years or more of practical semiconductor design verification including System Verilog, UVM, GLS, assertions and coverage driven verification. Experience using multiple verification platforms: UVM test bench, emulator, software environments Experience with industry standard IO interfaces like AMBA, CXL, USB, MIPI, PCIE, DDR etc. Experience defining verification methodologies Experience with test plan development, test bench infrastructure, developing tests and verifying the design Experience with writing directed/constrained-random tests Experience identifying bugs in architecture, functionality, and performance with strong overall debug skills Experience verifying at multiple levels of logic from SoCs to full system testing Experience with industry standard tools and scripting languages (Python) for automation Experience in SOC Architecture is a strong plus Experience with ARM/RISCV Experience with debugging system level issues Experience with industry standard IO interfaces like AMBA, USB, MIPI, PCIE etc. Experience with formal verification techniques Excellent verbal and written communication skills
Posted 4 days ago
4.0 - 8.0 years
4 - 8 Lacs
hyderabad
Work from Office
Required Skills Experience in Logic design / RTL coding is a must. Experience is SoC design and integration for complex SoCs is a must. Experience in Verilog/System-Verilog is a must. Experience in Multi Clock designs, Asynchronous interface is a must. Experience in using the tools in ASIC development such as Lint and CDC. Experience in Synthesis / Understanding of timing concepts is a plus. Experience in ECO fixes and formal verification. Should have knowledge of AMBA protocols - AXI, AHB, APB, SoC clocking/reset architecture. Excellent oral and written communications skills. Proactive, creative, curious, motivated to learn and contribute with good collaboration skills
Posted 4 days ago
3.0 - 7.0 years
4 - 9 Lacs
bengaluru
Work from Office
About The Role About The Role Should be good in Integration of SOC & RTL coding. Should be aware of SOC flow like Spyglass-Lint/Synthesis (DC)/CDC. Should be aware of scripting language. Candidate should have experience on SOC Integration, SpyGlass Lint, CDC, DC-Synthesis & VCLSP. Should have good understanding of SoC flows. Primary Skills: VHDL, Verilog,Micro-architecture, R TL coding,CDC, Lint, Synthesis, STA,IP development , SoC integration,VCLP,scripting -Perl,Python,Shell, and Tcl. Secondary Skills: Synopsis/Cadence tool flow,ARM Coretex,DMA, DDR, SPI, I2C, UART,AHB/AXI/APB,Ethernet, USB, PCIe,Mipi CSI/DSI, LPDDR. Education B.E/B.Tech/ Any Engineering.
Posted 5 days ago
4.0 - 6.0 years
3 - 6 Lacs
hyderabad
Work from Office
Responsibilities Understand the standards/specifications Architecture development and documenting implementation level details Hands on work for every aspect of verification cycle Responsible for the compliance with the latest Methodologies. Developing Verification IPs Define Functional Coverage matrix and Comprehensive Test plan Regression management and functional coverage closure DUT integration and verification for IP delivery sign-off Leading small team Person Specification Required Skills Hands-on experience of complete verification cycle with strong verification concepts Strong knowledge of Verilog, SystemVerilog and UVM Experience in UVM based Verification IP development Experience in AMBA AXI/AHB/APB System buses Hands on work experience on any of PCIe/Eth/USB/DDR etc. Hands on experience with System Verilog Assertions Scripting for automation, release process, simulations, regressions Good command over written and oral communication Desirable Skills Lead the Verification IP development with 2 or more junior engineers Exposure to full verification cycle Desired Skills and Experience DV Engineer, Design Verification, Verification Engineer
Posted 5 days ago
7.0 - 10.0 years
45 - 50 Lacs
bengaluru
Work from Office
Job Title: Lead Design Verification Engineer Location: m Bangalore Job Type: Full-time Experience Level: 7+ years Department: Hardware Engineering / VLSI Design Job Summary: We are seeking a highly experienced Lead Design Verification Engineer to lead verification efforts for complex digital designs. The ideal candidate will drive testbench architecture, verification planning, and execution for ASIC/SoC or FPGA-based designs, ensuring first-time-right silicon or system functionality. You will work closely with RTL design, DV, and system engineering teams to deliver high-quality products. Key Responsibilities: Lead and drive the verification strategy, planning, and execution for IP, subsystem, or full-chip level. Define and implement constrained-random, directed, and coverage-driven verification methodologies (UVM/SystemVerilog preferred). Develop and maintain scalable and reusable testbench components. Mentor and guide junior verification engineers in testbench architecture, debugging, and coverage closure. Collaborate with RTL designers, architects, and firmware/software teams to understand design intent and develop test plans. Own and track functional coverage metrics and ensure 100% coverage goals are met. Drive regular reviews of verification status, risks, and issues with stakeholders. Support post-silicon validation teams with test vectors, debugging, and failure analysis. Required Qualifications: Bachelors or Master’s degree in Electrical Engineering, Computer Engineering, or related field. 7+ years of industry experience in digital design verification. Strong expertise in SystemVerilog, UVM, and advanced verification methodologies. Experience in testbench architecture, test planning, and constrained-random stimulus generation. Solid understanding of digital design concepts, SoC/ASIC design flows, and bus protocols (e.g., AXI, AHB, PCIe, etc.). Hands-on experience with simulation tools (VCS, Questa, etc.) and coverage analysis tools. Excellent debugging and problem-solving skills using waveform viewers and assertion-based techniques. Familiarity with scripting languages such as Python, Perl, or TCL for automation. Strong communication and leadership skills with experience leading small to mid-sized teams. Preferred Qualifications: Experience in formal verification techniques. Experience with emulation, FPGA prototyping, or post-silicon bring-up. Exposure to power-aware or low-power verification (UPF/CPF). Knowledge of hardware security, safety, or compliance standards (ISO 26262, DO-254, etc.) is a plus. Familiarity with CI/CD flows and version control (Git, Jenkins, etc.). Why Join Us: Work on cutting-edge technologies and next-generation chip designs. Opportunity to lead high-impact projects and influence verification strategy. Collaborative and innovative work environment. Competitive salary, benefits, and career growth opportunities.
Posted 6 days ago
4.0 - 8.0 years
18 - 22 Lacs
bengaluru
Work from Office
Job Area :Engineering Group, Engineering Group > Hardware Engineering General Summary: Minimum 4 to 8 years of work experience in ASIC RTL Design, Synthesis, STA & FV Experience in Logic design/micro-architecture/RTL coding is a must. Must have hands on experience with design and integration of complex multi clock domain blocks Experience in Verilog/System-Verilog is a must. Should have knowledge of AMBA protocols - AXI, AHB, APB, clocking/reset/debug architecture Hands on experience in Multi Clock designs, Asynchronous interface is a must. Experience in using the tools in ASIC development such as Lint, CDC, Design compiler and Primetime is required. Work closely with the Design verification and validation teams for pre/post Silicon debug Hands on experience in Low power design is preferable Experience in Synthesis / Understanding of timing concepts for ASIC is must Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 3+ years of Hardware Engineering or related work experience. OR Master's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience. OR PhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 1+ year of Hardware Engineering or related work experience.
Posted 6 days ago
6.0 - 11.0 years
13 - 18 Lacs
bengaluru
Work from Office
Job Area :Engineering Group, Engineering Group > Hardware Engineering General Summary: Experience in Logic design /micro-architecture / RTL coding is a must. Must have hands on experience with SoC design and integration for complex SoCs. Experience inVerilog/System-Verilogis a must. knowledge of AMBA protocols - AXI, AHB, APB, SoC clocking/reset/debug architecture and peripherals like USB, PCIE and SDCC. Understanding of Memory controller designs and microprocessors is an added advantage Work closely with the SoC verification and validation teams for pre/post Silicon debug Hands on experience in Low power SoC design is required Hands on experience in Multi Clock designs, Asynchronous interface is a must. Experience in using the tools in ASIC development such as Lint, CDC, Design compiler and Primetime is required. Understanding of constraint development and timing closure is a plus. Experience in Synthesis / Understanding of timing concepts is a plus. Experience creating padring and working with the chip level floorplan team is an added advantage. Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 6+ years of Hardware Engineering or related work experience. OR Master's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 5+ years of Hardware Engineering or related work experience. OR PhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 4+ years of Hardware Engineering or related work experience.
Posted 6 days ago
16.0 - 21.0 years
10 - 12 Lacs
bengaluru
Work from Office
Position Overview: This is for a Senior Systems Engineer position in the airplane network systems engineering organization in the Boeing Commercial Airplanes (BCA) BU. As a member of this team, you will be responsible for leading System design development of aircraft network systems and development assurance (ARP4754A) activities. Also, you will be responsible for systems architecture, system design, system level requirements development, verification, validation and support FAA certification documents. This position provides consultation and technical direction to design and management teams on near-term and longer-range projects related to system safety requirements and risk estimation and management, including applicable regulations and standards. This role will be based out of Bangalore, India . Position Responsibilities: Demonstrate expert airplane network systems domain knowledge (network architecture & design -onboard network system, aircraft interface device, file servers; cloud and edge networking; antenna; communication protocols; wireless networking; data security & identity; virtualization; cyber security; avionics gateways) Designing the building blocks for the avionics systems as per ARP4754 & ARP4761. Define & own system Architecture. propose architectural enhancements for optimal safety solution Derive System, Sub-System level requirements from aircraft level requirements, industry standards, concept operations and/or trade studies. Perform trade studies, and evaluate alternate systems designs to propose the most optimal solutions for future avionics systems. Coordinating and communicating regularly with experts in Boeing organizations around the world. Identify, analyze, review, and mitigate potential hazards and risks associated with system designs to achieve enterprise and customer safety objectives while ensuring that the systems remain operationally responsive and effective Develops the basis of certification in accordance with the commercial / foreign military airworthiness certification standards. Review and approve stage gate exits (SRR, PDR, CDR, MRR, TRR, CERT and QUAL) Leads the SRR PDR, CDR, MRR, TRR, Certification/Qualification reviews Checks for reuse and productivity improvement on overall architecture Perform systematic and comprehensive safety assessments on the system architecture, integrated design, Hardware/software, support equipment, and installation of the subsystems, and experiments to ensure that relevant safety requirements are met Partner with Technical Fellowship to author and maintain System Engineering Design Practices Ensure Safety Management System goals are well understood and deployed in day-to-day activities. Identify, communicate and mitigate the Risk, issues and Opportunities on a timely manner Coordinate and collaborate across stakeholders (engineering, EHS, technicians, quality, leadership, customers) to ensure safety is integral to all activities and operations Review engineering design specifications, test operations procedures, change proposals, deficiency reports, exceptions, and/or deviation/waiver requests for potential flight/ground test safety impacts Represent Systems Group in Industry Standard Committee and support teams to adopt the practices Participating in incident investigations and root cause/corrective action analyses as requested. Acts as a technical advisor across group and supports multiple programs as needed. Support preparation of presentations, analyses, and reports for government/customer, program design reviews, and test/mission readiness reviews. Basic Qualifications A Bachelors degree or higher is required as a BASIC QUALIFICATION Experience in design/development or in integrating multiple systems into aircraft platforms with special focus on safety requirements development and associated hazard analyses. Excellent people skills, very strong verbal and written communication skills. Having Hardware exposure from end-to-end lifecycle, integration experience is must. Experience with Aircraft systems integration activities. Ability to effectively collaborate with internal and external partners. Strong decision making and problem-solving skills. Demonstrated ability to be proactive, self-motivated, flexible and creative. Typical Education & Experience: Engineering degree (Electronics & communication, Electronics & telecommunication / Electrical & electronics) and 16+ years related work experience, a masters degree and 15+ years related work experience or an equivalent combination of education and experience. Relocation: This position offers relocation within INDIA. Education Bachelor's Degree or Equivalent Required
Posted 6 days ago
4.0 - 9.0 years
22 - 27 Lacs
bengaluru
Work from Office
General Summary: Qualcomm is the world's leading developer of next generation of always on Display technologies and is committed to building a world-class organization that will lead the industry. Be part of the team developing next generation Display subsystems and Display peripherals. The ASIC Systems Architect is responsible for system architecture definition activities supporting a sophisticated multimedia Low Power Display subsystem catering to various market segments like mobile, XR, compute, IOT, Wearables and automotive products. Candidates will be responsible for all aspects of the ASIC hardware architecture definition/validation including the following: Owning end to end system architecture Capturing detailed technology requirements working closely with product, hardware and software engineering teams for deriving subsystem hardware specification. Engage with all stakeholders and collaborate with cross functional teams to define robust architecture Defining architecture validation plans and reviewing development results Optimization and debug via modelling, system simulation and testing across key criteria including power and performance. Collaborating, reviewing and enabling design and system teams to execute independently from the specifications Engage and provide support from Concept to Commercialization, Post-silicon commercialization support and customer engineering documentation Defining and patenting novel architectures that drive industry leadership. Job Function: Oversees hardware architecture for ASIC systems development for a variety of products. Determines architecture design, and validation via system simulation. Defines module interfaces/formats for simulation. Ability to analyze and solve complex problems through various mechanisms. Ability to optimize architecture for Area, Performance and power efficiency. Evaluates all aspects of the HW architecture flow from high-level development to validation and review. Analyzes equipment to establish operation data, conducts experimental tests, and evaluates results. Uses System tools, such as, MathWorks MATLAB, SIMULINK, VISIO and other toolboxes. Uses language such as HDL, C/C++, System C, Perl, Python. Provides technical expertise for next generation initiatives. Leverages experience in image processing, SoC hardware and computer architecture concepts to develop proposals to address system Display requirements using processor, memory, bus and low-power design techniques. Uses expertise in low-power design methodology, optimization and validation using various CAD tools and design techniques to optimize system power. Leverages experience in digital system performance analysis and systems modelling to ensure performance goals met. Leverages Verilog/VHDL and digital hardware design tools such as Synopsys/Cadence/Mentor ASIC design and simulation tool sets, power analysis and simulation, scripting languages (Python, Perl, TCL, C, etc.) to optimize system. Effectively utilizes advanced problem solving and ASIC engineering practices to resolve complex architecture, design, or verification problems. Writes technical documentation and provides technical expertise for design or project reviews and project meetings. Acts as a tech lead on small to large projects and owns team deliverables of the project. Minimum Qualifications: Bachelor's degree in Engineering, Information Systems, Computer Science, or related field and 4+ years of Systems Engineering or related work experience. ORMaster's degree in Engineering, Information Systems, Computer Science, or related field and 3+ years of Systems Engineering or related work experience. ORPhD in Engineering, Information Systems, Computer Science, or related field and 2+ years of Systems Engineering or related work experience. Minimum Qualifications: Bachelor's degree in, Electronics/Computer Science Engineering, or related field and 7+ years of ASIC design, verification, or related work experience. OR Master's degree in Science, Engineering, or related field and 5+ years of ASIC design, verification, or related work experience. OR PhD in Science, Engineering, or related field.
Posted 6 days ago
4.0 - 9.0 years
12 - 16 Lacs
bengaluru
Work from Office
General Summary: As a leading technology innovator, Qualcomm pushes the boundaries of what's possible to enable next-generation experiences and drives digital transformation to help create a smarter, connected future for all. As a Qualcomm Hardware Engineer, you will plan, design, optimize, verify, and test electronic systems, bring-up yield, circuits, mechanical systems, Digital/Analog/RF/optical systems, equipment and packaging, test systems, FPGA, and/or DSP systems that launch cutting-edge, world class products. Qualcomm Hardware Engineers collaborate with cross-functional teams to develop solutions and meet performance requirements. Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 4+ years of Hardware Engineering or related work experience. ORMaster's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 3+ years of Hardware Engineering or related work experience. ORPhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience. 8+years experience in unit and subsystem level verification. Worked on coverage driven constraint random verification. Strong in System Verilog, UVM, Test planning Sound experience in testbench (stimulus, agent, monitor, checker) development. Worked in the verification having c based reference model inside the testbench Exposure in scripting(perl, Python).
Posted 6 days ago
5.0 - 10.0 years
35 - 70 Lacs
hyderabad, bengaluru
Work from Office
Job Description: We are seeking Design Verification Engineers with 515 years of experience in SystemVerilog, UVM, and SoC/IP-level verification. The role involves building scalable verification environments, driving coverage closure, debugging complex issues, and ensuring robust design quality. Key Responsibilities & Requirements: Strong experience in ASIC/IP/SoC design verification (block/IP/SoC level). Expertise in SystemVerilog, UVM, testbench architecture, and reusable verification components. Ability to create and execute detailed verification plans. Skilled in constrained-random verification, functional coverage, assertions, and scoreboarding. Solid knowledge of AMBA protocols (AXI, AHB, APB). Proficiency with simulation tools (VCS, Questa, XSIM, etc.) and debug tools (Verdi, DVE). Strong background in testcase development, coverage closure, and issue debugging. Experience with assertion-based and formal verification techniques. Hands-on in developing block-level and SoC-level verification environments. Scripting skills in Python, Perl, or TCL for automation.
Posted 6 days ago
4.0 - 9.0 years
12 - 17 Lacs
bengaluru
Work from Office
General Summary: Expertise in AMBA protocols (CHI/AXI/AHB) Excellent analytical skills, should have an experience of leading a team of 7-8 engineers Knowledge of ARM architecture be an added advantage Exposure to low power methodology with understanding of UPF Handson experience of GLS and timing simulations Exposure to Formal verification Self-driven and motivated to work in a high pressure environment Good at stakeholder management with good communication skills Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 4+ years of Hardware Engineering or related work experience. ORMaster's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 3+ years of Hardware Engineering or related work experience. ORPhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience.
Posted 6 days ago
3.0 - 5.0 years
13 - 18 Lacs
bengaluru
Work from Office
Expertise : Power fundamentals Good knowledge of PTPX Good knowledge of CLP Knowledge of design verification, RTL coding, synthesis, and physical design Protocol knowledge of , DDR, CHI, Cache, computer organization, bus protocol, Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 3+ years of Hardware Engineering or related work experience. ORMaster's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience. ORPhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 1+ year of Hardware Engineering or related work experience.
Posted 6 days ago
3.0 - 8.0 years
22 - 27 Lacs
bengaluru
Work from Office
General Summary: Qualcomm is the world's leading developer of next generation of always on Display technologies and is committed to building a world-class organization that will lead the industry. Be part of the team developing next generation Display subsystems and Display peripherals. The ASIC Systems Architect is responsible for system architecture definition activities supporting a sophisticated multimedia Low Power Display subsystem catering to various market segments like mobile, XR, compute, IOT, Wearables and automotive products. Candidates will be responsible for all aspects of the ASIC hardware architecture definition/validation including the following: Owning end to end system architecture Capturing detailed technology requirements working closely with product, hardware and software engineering teams for deriving subsystem hardware specification. Engage with all stakeholders and collaborate with cross functional teams to define robust architecture Defining architecture validation plans and reviewing development results Optimization and debug via modelling, system simulation and testing across key criteria including power and performance. Collaborating, reviewing and enabling design and system teams to execute independently from the specifications Engage and provide support from Concept to Commercialization, Post-silicon commercialization support and customer engineering documentation Defining and patenting novel architectures that drive industry leadership. Job Function: Oversees hardware architecture for ASIC systems development for a variety of products. Determines architecture design, and validation via system simulation. Defines module interfaces/formats for simulation. Ability to analyze and solve complex problems through various mechanisms. Ability to optimize architecture for Area, Performance and power efficiency. Evaluates all aspects of the HW architecture flow from high-level development to validation and review. Analyzes equipment to establish operation data, conducts experimental tests, and evaluates results. Uses System tools, such as, MathWorks MATLAB, SIMULINK, VISIO and other toolboxes. Uses language such as HDL, C/C++, System C, Perl, Python. Provides technical expertise for next generation initiatives. Leverages experience in image processing, SoC hardware and computer architecture concepts to develop proposals to address system Display requirements using processor, memory, bus and low-power design techniques. Uses expertise in low-power design methodology, optimization and validation using various CAD tools and design techniques to optimize system power. Leverages experience in digital system performance analysis and systems modelling to ensure performance goals met. Leverages Verilog/VHDL and digital hardware design tools such as Synopsys/Cadence/Mentor ASIC design and simulation tool sets, power analysis and simulation, scripting languages (Python, Perl, TCL, C, etc.) to optimize system. Effectively utilizes advanced problem solving and ASIC engineering practices to resolve complex architecture, design, or verification problems. Writes technical documentation and provides technical expertise for design or project reviews and project meetings. Acts as a tech lead on small to large projects and owns team deliverables of the project Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 3+ years of Hardware Engineering or related work experience. ORMaster's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience. ORPhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 1+ year of Hardware Engineering or related work experience. Minimum Qualifications: Bachelor's degree in, Electronics/Computer Science Engineering, or related field and 7+ years of ASIC design, verification, or related work experience. OR Master's degree in Science, Engineering, or related field and 5+ years of ASIC design, verification, or related work experience. OR PhD in Science, Engineering, or related field.
Posted 6 days ago
3.0 - 8.0 years
18 - 22 Lacs
bengaluru
Work from Office
General Summary: 3 to 15 years of work experience in ASIC/SoC Design Experience in Logic design /micro-architecture / RTL coding is a must. Must have hands on experience with SoC design and integration for complex SoCs. Experience inVerilog/System-Verilogis a must. knowledge of AMBA protocols - AXI, AHB, APB, SoC clocking/reset/debug architecture and peripherals like USB, PCIE and SDCC. Understanding of Memory controller designs and microprocessors is an added advantage Work closely with the SoC verification and validation teams for pre/post Silicon debug Hands on experience in Low power SoC design is required Hands on experience in Multi Clock designs, Asynchronous interface is a must. Experience in using the tools in ASIC development such as Lint, CDC, Design compiler and Primetime is required. Understanding of constraint development and timing closure is a plus. Experience in Synthesis / Understanding of timing concepts is a plus. Experience creating padring and working with the chip level floorplan team is an added advantage. Excellent oral and written communications skills Proactive, creative, curious, motivated to learn and contribute with good collaboration skills. Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 4+ years of Hardware Engineering or related work experience. ORMaster's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 3+ years of Hardware Engineering or related work experience. ORPhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience.
Posted 6 days ago
3.0 - 6.0 years
19 - 25 Lacs
bengaluru
Work from Office
General Summary: Responsibilities will include to be strong designer who is able to work independent on one of the peripheral IPs come up with design and microarchitecture solutions guide/mentor juniors engage with external teams to drive/resolve cross team dependencies. Take complete responsibility of one or more project and drive that independently. Being able to make schedule estimates is a plus. People management experience is a plus Skills & Requirements needed 3-6 years of work experience in ASIC IP cores design Required: Bachelor's, Electrical Engineering Preferred: Master's, Electrical Engineering Knowledge of AMBA protocols - AXI, AHB, APB, SoC clocking/reset/debug architecture and peripherals like USB/PCIE/Ethernet preferred. Work closely with the SoC verification and validation teams for pre/post Silicon debug Hands on experience in Low power design is required Hands on experience in Multi Clock designs, Asynchronous interface is a must. Experience in using the tools in ASIC development such as Lint, CDC, Design compiler and Primetime is required. Understanding of constraint development and timing closure is a plus. Experience in Synthesis / Understanding of timing concepts is a plus. Strong experience in micro architecting RTL design from high level design specification. Excellent problem solving skills, strong communication and team work skills are mandatory. Self-driven, needs to work with minimum supervision. Experience in System Verilog, Verilog, C/C++, Perl and Python is a plus Ability to lead a small design team. Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 3+ years of Hardware Engineering or related work experience. ORMaster's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience. ORPhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 1+ year of Hardware Engineering or related work experience.
Posted 6 days ago
5.0 - 20.0 years
0 Lacs
karnataka
On-site
You have an exciting opportunity with Tessolve Semiconductor in Bangalore for the roles of RTL Design Engineer and Design Verification Engineer. For the position of RTL ASIC Engineer, you should have at least 7 years of work experience in ASIC/IP Design with expertise in Logic design and RTL design. Your responsibilities will involve IP design and integration, along with proficiency in tools such as Lint and CDC for ASIC development. Knowledge of Synthesis and understanding of timing concepts would be advantageous. Additionally, familiarity with AMBA protocols like AXI, AHB, APB, and SoC clocking/reset architecture is preferred. As a Design Verification Engineer, you are required to have 5 to 20 years of experience. You should be well-versed in IP verification using SV/UVM, SOC Verification using C/SV, and Third Party VIP Integration. Your expertise in Interconnect Protocols such as AHB, AXI, APB, SOC Interfaces like GPIO, SPI, I2C, UART, High-Speed Serial Interfaces including PCIe Gen 3/4, USB, MIPI, and Memory Interfaces like DDR or HBM I/O will be crucial. Proficiency in Coverage Closure (Code, Functional, Toggle) and tools like Synopsys VCS or Cadence Incsive is essential. Experience in Technical Documentation, Foundry Porting, and Technology Library Conversion related to Verification will be advantageous. If you meet the requirements and are interested in these positions, please share your updated CV with Gayatri Kushe at gayatri.kushe@tessolve.com or contact at 6361542656. Thank you for considering this opportunity with Tessolve Semiconductor.,
Posted 6 days ago
6.0 - 10.0 years
0 Lacs
karnataka
On-site
The ideal candidate for this role should possess a strong understanding of RTL design and microarchitecture of IPs, with the ability to integrate them into sub-systems and SoCs. Responsibilities include defining the Uarch of SoC IPs, conducting RTL development, and ensuring the quality of RTL through checks such as Clock Domain Crossing (CDC) check, Lint, Design for Testability (DFT), and Low Power Checks. Additionally, the candidate will be involved in RTL synthesis, STA support, and provide pre and post-silicon functional verification support. Collaboration with different domain teams is essential for successful execution of tasks, along with a solid understanding of DDR knowledge. The candidate should hold a Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or a related field, coupled with 6-10 years of experience in IP/SoC Design. Proficiency in SoC design and integration for complex SoCs is a prerequisite, while experience in Synthesis and understanding of timing concepts is considered advantageous. Candidates are expected to have knowledge of AMBA protocols such as AXI, AHB, and APB, in addition to expertise in SoC clocking/reset architecture. Strong RTL design and coding skills in Verilog, System Verilog, VHDL, etc., are required, along with experience in micro-architecture and design of digital IPs and subsystems.,
Posted 6 days ago
8.0 - 13.0 years
11 - 16 Lacs
hyderabad
Work from Office
Project description We are passionate about transforming lives through cutting-edge technology, enriching industries, communities, and the world. Our mission is to create exceptional products that drive next-generation computing experiences, serving as the foundation for data centers, artificial intelligence, PCs, gaming, and embedded systems. At the core of our mission lies a culture of innovation. We challenge boundaries to solve some of the world's most critical problems. We are committed to execution excellence, fostering a culture of openness, humility, collaboration, and inclusivity, valuing diverse perspectives along the way. Responsibilities Develop, implement, and maintain verification environments using Verilog/SystemVerilog. Apply UVM methodology to build and enhance testbenches, ensuring thorough coverage of verification scenarios. Perform debugging and root-cause analysis of test failures to ensure design quality. Verify and validate AMBA protocols (AXI, AHB, APB) where applicable. Collaborate on ARM-based SoC verification tasks (preferred, but not mandatory). Leverage strong knowledge of digital design fundamentals to identify design and verification gaps. Create and maintain automation scripts (Perl, Tcl, Make, Shell scripting) to improve verification efficiency. Work closely with design, validation, and architecture teams to ensure timely closure of verification tasks. Skills Must have 8+yrs exp Strong verification skills with hands-on experience in Verilog and SystemVerilog. Proven expertise in UVM methodology, with solid experience in developing testbenches. Good debugging and problem-solving skills. Familiarity with AMBA protocols (AXI, AHB, APB) good to have. Strong foundation in digital design fundamentals. Proficiency in scripting languages (Perl, Tcl, Make, Shell scripting) for automation. Nice to have Exposure to ARM-based SoCs preferred but not mandatory.
Posted 1 week ago
5.0 - 10.0 years
12 - 16 Lacs
bengaluru
Work from Office
Project description This is a great opportunity to work as a part of highly regarded team to deliver leading edge solutions. Responsibilities Drive the development of cutting-edge memory-related firmware projects, contributing to the creation of innovative solutions Collaborate with a highly regarded team to bring innovation to memory-related firmware, ensuring solutions are at the forefront of industry advancements Tackle complex challenges by employing strong problem-solving skills, enhancing firmware to meet evolving performance and reliability standards Skills Must have 5-12 years' experience. Strong with C language programming Working knowledge of git/gerrit Good understanding of DDR4, DDR5, NVDIMM Good understanding of different DIMM types (UDIMM/SODIMM/RDIMM/LRDIMM/LPDDR) Good understanding of UMC features like ECC, SME, SEV, RAS etc Nice to have Understanding different vendor implementations and memory timing differences is a big plus
Posted 1 week ago
7.0 - 9.0 years
0 Lacs
hyderabad, telangana, india
On-site
Are you looking for a unique opportunity to be a part of something great Want to join a 17,000-member team that works on the technology that powers the world around us Looking for an atmosphere of trust, empowerment, respect, diversity, and communication How about an opportunity to own a piece of a multi-billion dollar (with a B!) global organization We offer all that and more at Microchip Technology, Inc. People come to work at Microchip because we help design the technology that runs the world. They stay because our culture supports their growth and stability. They are challenged and driven by an incredible array of products and solutions with unlimited career potential. Microchip's nationally-recognized Leadership Passage Programs support career growth where we proudly enroll over a thousand people annually. We take pride in our commitment to employee development, values-based decision making, and strong sense of community, driven by our we affectionately refer to it as the and it's won us countless awards for diversity and workplace excellence. Our company is built by dedicated team players who love to challenge the status quo we did not achieve record revenue and over without a great team dedicated to empowering innovation. People like you. Visit our page to see what exciting opportunities and company await! Job Description: This position is an excellent opportunity for someone willing to work on making himself/herself a domain expert & mastering in EDA SW development with touch of FPGA HW. The individual will work on deeply understanding Silicon/FPGA architecture and inside complex IPs/core blocks and bring a tcl based core to configure the block functionality. Few complex cores will have C++ based UI developement. The individual must have strong knowldage & expereience on various FPGA IPs/Cores, protocols and memories and should interact with stake holders to conclude on configuration options in UI. In addition, the individual must be able to work in a fast-paced, high-demand, multiple-deadline driven environment. Job Location: Hyderabad, Telangana, India Responsibilities Read and understand the Silicon Architecture specifications. Define macros/primitves and guide and/or develop the software core to configure IP blocks in Microchip FPGAs like SERDES, Etherent, PCIe, PLL and Memories (DDR, RAMs and uPROM) involving tcl based core development, UI development and Netlist generation. A tcl based core development to generate Verilog netlist to connect various macros/primitves. Few complex cores will involve UI development using C++ and Qt frameworks. Generation of design files (netlist, register settings, timing constraints files) for various hard IP blocks in Microchip FPGAs. Should be able to capture the requirements and create Software requirements document. Should be able to create simple designs to test the Synthesis & PnR flow for generated netlist. Should be able to estimate the efforts and provide the plan for completing the requirements. Propose / review test plans Work across with multiple teams in accomplishing the tasks. Assist and train Juniors engineers Debugging and Bug fixing Requirements/Qualifications: Education . Bachelors or Masters in Electronics Engineering Required Skills . 7+ years of experience in EDA software core development . Experience with industrial standard protocols like PCIe, High speed Serial Connectivity Ethernet, SPI, I2C, USB, GPIO, AXI/AHB and Memory architectures DDR/SDRAM/DMA . Exposure to FPGAs and FPGA software tool chain . Experience in writing scripts in Tcl/Perl/Python . Experience in Verilog, Developing GUI using Qt is plus . Excellent communication and problem-solving skills are must . Experience in software development using C++ Programming Language is plus . Good verbal & written communication . Good attitude, result driven & ability to deliver on next gen technology
Posted 1 week ago
Upload Resume
Drag or click to upload
Your data is secure with us, protected by advanced encryption.
Browse through a variety of job opportunities tailored to your skills and preferences. Filter by location, experience, salary, and more to find your perfect fit.
We have sent an OTP to your contact. Please enter it below to verify.
Accenture
73564 Jobs | Dublin
Wipro
27625 Jobs | Bengaluru
Accenture in India
22690 Jobs | Dublin 2
EY
20638 Jobs | London
Uplers
15021 Jobs | Ahmedabad
Bajaj Finserv
14304 Jobs |
IBM
14148 Jobs | Armonk
Accenture services Pvt Ltd
13138 Jobs |
Capgemini
12942 Jobs | Paris,France
Amazon.com
12683 Jobs |